System and method for implementing postponed quasi-masking...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S729000

Reexamination Certificate

active

11013641

ABSTRACT:
The present invention provides a system and method for implementing postponed quasi-masking test output compression in an integrated circuit. The system includes a compressor for compressing a test response from N scan chains of an integrated circuit into M outputs. The test response may indicate faults in the integrated circuit. M and N are positive integers. The system further includes a correctable multiple input signature register with a size of M, which is communicatively coupled to the compressor. The correctable multiple input signature register is suitable for receiving the M outputs from the compressor as data inputs (s[0], . . . , s[M−1]) and receiving M correction bits (c[0], . . . , c[M−1]) and L address bits (a[0], . . . , a[L−1]) as correction inputs, L being a positive integer, 2L>=M. The correctable multiple input signature register is suitable for detecting faults when there is no or at least one unknown value (i.e., X-value) in the test response.

REFERENCES:
patent: 6199184 (2001-03-01), Sim
patent: 6240537 (2001-05-01), Sim
patent: 6557129 (2003-04-01), Rajski et al.
patent: 6745359 (2004-06-01), Nadeau-Dostie
patent: 6829740 (2004-12-01), Rajski et al.
patent: 7032148 (2006-04-01), Wang et al.
patent: 7058869 (2006-06-01), Abdel-Hafez et al.
patent: 2003/0188269 (2003-10-01), Mitra et al.
X-Compact, An Efficient Response Compaction Technique for Test Cost Reduction, by Subhasish Mitra and Kee Sup Kim; Intel Corporation, Sacramento, CA, USA; ITC International Test Conference, Paper 11.2, 0-7803-7542-4/02 $17.00 © 2002 IEEE; pp. 311-320.
X-Compact: An Efficient Response Compaction Technique, by Subhasish Mitra and Kee Sup Kim; Intel Corporation, Sacramento, CA 95827, USA; IEEE Transactions on Cumputer-Aided Design of Integrated Circuits and Systems, vol. 23, No. 3, Mar. 2004; 0278-0070/04$20.00 © 2004 IEEE; pp. 421-432.
Convolutional Compaction of Test Responses, by Janusz Rajski, Jerzy Tyszer, Chen Wang, Sudhakar M. Reddy; Mentor Graphics Corporation, 8005 S.W. Boeckman Road, Wilsonville, OR 97070, USA; ITC International Test Conference, Paper 29.3; 0-7809-8106-8/03 $17.00 © 2003 IEEE; pp. 745-754.
Application of Saluja-Karpovsky Compactors to Test Responses with Many Unknowns, by Janak H. Patel, Steven S. Lumetta, and Sudhakar M. Reddy; IEEE Computer Society, Proceedings of the 21stIEEE VLSI Test Symposium (VTS'03); 1093-0167/03 $17.00 © 2003 IEEE; 6 pages.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

System and method for implementing postponed quasi-masking... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with System and method for implementing postponed quasi-masking..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System and method for implementing postponed quasi-masking... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3751988

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.