Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1998-04-14
2000-11-28
Pham, Long
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438287, 438179, 438303, 438305, 438307, 438232, 438482, H01L 21336
Patent
active
061534773
ABSTRACT:
An integrated circuit fabrication process is provided for forming a transistor in which the channel length is mandated by the width of a gate conductor formed upon a gate dielectric having a dielectric constant greater than about 3.8. The thickness of the gate dielectric may be made sufficiently large to serve as a mask during subsequent implantation of impurities into a substrate. The gate conductor and the gate dielectric are first patterned using lithography and an etch step. In one embodiment, a masking layer is then formed across a select portion of the gate conductor and an ensuing source region of the substrate. The uncovered portion of the gate conductor is etched to expose a region of the gate dielectric. A first implant of impurities is forwarded into regions of the substrate not covered by the masking layer to form an LDD area underneath the exposed region of the gate dielectric and a heavily doped drain region laterally adjacent the LDD area. A second implant is then forwarded into the source region to form a heavily doped source region. In another embodiment, the masking layer used to originally pattern the gate conductor is etched to expose portions of the gate conductor. Those exposed portions are then removed. A single implant of impurities is forwarded into the substrate exclusive of underneath the gate conductor. LDD areas are thusly formed beneath portions of the gate dielectric not covered by the gate conductor, and source/drain regions are formed laterally adjacent the LDD areas.
REFERENCES:
patent: 4258465 (1981-03-01), Yasui et al.
patent: 5091763 (1992-02-01), Sanchez
patent: 5364807 (1994-11-01), Hwang
patent: 5462884 (1995-10-01), Lee
patent: 5596214 (1997-01-01), Endo
patent: 5625217 (1997-04-01), Chau et al.
patent: 5654218 (1997-08-01), Lee
patent: 5672531 (1997-09-01), Gardner et al.
patent: 5828104 (1998-10-01), Mizushima
patent: 5874340 (1999-02-01), Gardnert et al.
Gardner Mark I.
Gilmer Mark C.
Advanced Micro Devices , Inc.
Daffer Kevin L.
Pham Long
LandOfFree
Ultra short transistor channel length formed using a gate dielec does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Ultra short transistor channel length formed using a gate dielec, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Ultra short transistor channel length formed using a gate dielec will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1724912