Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
1999-01-04
2001-07-17
Niebling, John F. (Department: 2812)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S396000
Reexamination Certificate
active
06261895
ABSTRACT:
TECHNICAL FTELD
The present invention relates, in general, to having dense capacitors with low resistance and high capacitance formed in semiconductor devices and, more specifically, to a process for making polysilicon high Q trench capacitors.
BACKGROUND OF THE INVENTION
During the process of making semiconductor devices, capacitors are formed by the application of various steps to selected areas that are to include capacitors. Capacitors can be formed during the front-end-of-the-line (FEOL) processes used to make semiconductor devices. These capacitors have drawbacks, however, such as high resistance and unwanted parasitic capacitance which degrade the tunability (Q) of the capacitor. Capacitors can also be formed during the back-end-of-the-line (BEOL) wiring processes used to make semiconductor devices. These capacitors also have drawbacks, namely the poor quality of deposited insulators on metal resulting in low per unit area capacitance.
Trench capacitors have been developed as a way to achieve cells with larger capacitance values without increasing the area these cells occupy on the chip surface. For example, the silicon area reduction of a trench capacitor compared to a planar capacitor for the same specific capacitance is a factor of 18 or more. Although many of the processing details involved in trench capacitor fabrication are the same as the processing technology of trench isolation structures, there are some unique differences.
There are several differences between the trench structures used for isolation and those used as capacitors. In the former, the dielectric film on the trench walls may be relatively thick, and the trench may be refilled with polysilicon or chemical vapor deposition (CVD) SiO
2
. In the latter, the insulator formed on the trench walls may serve as the capacitor dielectric and, therefore, it must be as thin as possible. Because the material that refills the trench serves as one plate of the capacitor, it typically consists of highly doped polysilicon. Furthermore, in order to obtain increased capacitance through increases in trench depth, while all other parameters remain constant, the trench walls must be highly vertical. Some trench sidewall slope is usually needed, however, to allow for reliable refilling of the trenches.
Techniques have been tried for achieving a dielectric capacitor film that is thin enough to provide both high capacitance and high reliability. That is, the dielectric must be able to provide the same equivalent breakdown voltage as the planar capacitor. Such composite dielectric films as thermally grown oxide and CVD nitride may be used; thermal oxide films may also present problems. Unless preventative measures are taken, a thinner oxide may grow in the bottom corners and the top corners of the trench. Consequently, a higher electric field may exist across these regions, causing trench capacitors to exhibit higher leakage currents than planar capacitors.
U.S. Pat. No. 5,658,821 issued to Chen et al. describes a process for the formation of capacitors having a polysilicon first capacitor plate, an oxide dielectric, and a metal second capacitor plate which improves uniformity of capacitance and avoids device damage. The process described, however, requires preconditioning of the surface of the polysilicon first capacitor plate to achieve uniform and well-controlled polysilicon oxide formation. The preconditioning requires the additional steps of forming a thin first oxide layer on the polysilicon first capacitor plate. This step is followed by an oxide etch and a dry vertical anisotropic etch. The thin layer of polysilicon oxide is then removed from the polysilicon first capacitor plate, thus conditioning the polysilicon so that subsequent oxide formations may be uniform and well controlled.
The deficiencies of the conventional processes used to make capacitors which are uniform and reliable show that a need still exists for a process which can make uniform and reliable capacitors. Moreover, a need still exists to make high-Q capacitors which do have neither high resistances nor unwanted parasitic capacitance. Furthermore, a need exists to make high-Q capacitors which may be densely formed and have a high per unit area capacitance.
SUMMARY OF THE INVENTTON
To meet these and other needs, and in view of its purposes, the present invention provides a process for forming capacitors in a semiconductor device. The process includes the following steps:
(a) forming a first insulating layer on the semiconductor device,
(b) forming a trench in the insulating layer,
(c) forming a first low resistance metal layer covering the interior surface of the trench,
(d) forming a first polysilicon layer over the first low resistance metal layer,
(e) forming a first dielectric layer over the first polysilicon layer,
(f) forming a second polysilicon layer over the first dielectric layer,
(g) forming a second low resistance metal layer over the second polysilicon layer,
(h) forming a third polysilicon layer over the second low resistance metal layer,
(i) forming a second dielectric layer over the third polysilicon layer,
(j) forming a fourth polysilicon layer over the second dielectric layer,
(k) forming a third low resistance metal layer over the fourth polysilicon layer until the trench is filled,
(l) planarizing the semiconductor device wherein the first, second, and third low resistance metal layers are exposed above the trench, and
(m) forming capacitor leads to the first, second, and third low resistance metal layers.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, but are not restrictive, of the invention.
REFERENCES:
patent: 4685197 (1987-08-01), Tigelaar et al.
patent: 4827323 (1989-05-01), Tigelaar et al.
patent: 4866502 (1989-09-01), Tomaszewski et al.
patent: 5006480 (1991-04-01), Chang et al.
patent: 5434098 (1995-07-01), Chang
patent: 5658821 (1997-08-01), Chen et al.
patent: 5976928 (1999-11-01), Kirlin et al.
Adkisson James W.
Bracchitta John A.
Rankin Jed H.
Stamper Anthony K.
Gurley Lynne
International Business Machines - Corporation
Niebling John F.
Ratner & Prestia
Walter, Jr. Esq. Howard J.
LandOfFree
Polysilicon capacitor having large capacitance and low... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Polysilicon capacitor having large capacitance and low..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Polysilicon capacitor having large capacitance and low... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2460399