Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2006-03-14
2006-03-14
Fourson, George (Department: 2823)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S258000, C438S275000, C438S303000, C438S537000, C438S595000
Reexamination Certificate
active
07012008
ABSTRACT:
In a two-step spacer fabrication process for a non-volatile memory device, a thin oxide layer is deposited on a wafer substrate leaving a gap in the core of the non-volatile memory device. Implantation and/or oxide-nitride-oxide removal can be accomplished through this gap. After implantation, a second spacer is deposited. After the second spacer deposition, a periphery spacer etch is performed. By the above method, a spacer is formed.
REFERENCES:
patent: 5329482 (1994-07-01), Nakajima et al.
patent: 5552331 (1996-09-01), Hsu et al.
patent: 5933730 (1999-08-01), Sun et al.
patent: 6025267 (2000-02-01), Pey et al.
patent: 6037222 (2000-03-01), Huang et al.
patent: 6078079 (2000-06-01), Ogoh
patent: 6133130 (2000-10-01), Lin et al.
patent: 6153459 (2000-11-01), Sun
patent: 6258648 (2001-07-01), Lee
patent: 6380584 (2002-04-01), Ogawa
Chan Maria Chow
Hui Angela T.
Pham Tuan D.
Ramsbey Mark T.
Shields Jeffrey A.
Advanced Micro Devices , Inc.
Amin & Turocy LLP
Fourson George
Garcia Joannie Adelle
LandOfFree
Dual spacer process for non-volatile memory devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dual spacer process for non-volatile memory devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dual spacer process for non-volatile memory devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3541890