Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-06-26
2003-05-06
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S072000, C438S627000, C438S789000, C438S622000, C438S482000, C257S637000, C257S640000
Reexamination Certificate
active
06559052
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to the fabrication of integrated circuits and to the deposition of an amorphous silicon film by a chemical vapor deposition technique.
2. Background Of the Related Art
Semiconductor device geometries have dramatically decreased in size since such devices were first introduced several decades ago. Since then, integrated circuits have generally followed the two year/half-size rule (often called Moore's Law), that means that the number of devices on a chip doubles every two years. Today's fabrication plants are routinely producing devices having 0.35&mgr;m and even 0.18 &mgr;m feature sizes, and tomorrow's plants soon will be producing devices having even smaller geometries. As the feature size decreases, the thickness of deposited materials, such as dielectrics, remain substantially constant, with the result that the aspect ratios for the features, i.e., their height divided by width, increases. Many traditional deposition processes have difficulty filling sub-micron structures where the aspect ratio exceeds 4:1, and particularly where the aspect ratio exceeds 10:1.
Chemical vapor deposition (CVD) appears to be the most promising approach to deposit materials conformally within high aspect features. Integration of CVD films in semiconductor manufacturing is well-characterized and fairly simple to implement as compared to wet processes such as spin-on methods. The potential of using commercially available CVD equipment and simple manufacturing methodology makes CVD materials attractive from both an integration and an economic standpoint.
One material that can be deposited by CVD techniques is amorphous silicon. Amorphous silicon layers are used in the formation of gate electrodes in transistors, metal-silicon Schottky diodes, and as electrodes for capacitors in dynamic random-access memory (DRAM) integrated circuits. Amorphous silicon layers have conventionally been deposited with limited success by conventional chemical vapor deposition techniques.
For example, in one conventional method, atmospheric pressure chemical vapor deposition (APCVD), the deposition process is often carried out at temperatures greater than 650° C., and often more than 1000° C. These high processing temperatures can exceed the thermal budgets of the materials used in manufacturing processes and result in inter-layer diffusion and material decomposition. As such, high processing temperatures can limit the incorporation of the APCVD deposition process in the manufacturing of some semi-conductor devices. A further problem with the high deposition temperatures of APCVD processes is that materials deposited on the substrate surface, such as amorphous silicon, may form grains or crystals of variable sizes and orientations that result in films having variable uniformity and less than desirable film properties. Post deposition annealing processes of films with the variable sized and orientated grains and crystals typically do not improve crystal uniformity or improve film properties.
Other techniques, such as low pressure chemical vapor deposition (LPCVD) can be used to deposit amorphous silicon films at lower processing temperatures than APCVD, i.e., a deposition temperature lower than about 650° C. However, LPCVD methods often produce non-uniform amorphous silicon films having undesirable film characteristics such as high film resistivity and non-uniformity, which limit the use of the film in some semi-conductor manufacturing applications, such as in the formation of sub-micron semi-conductor diodes. Additionally, annealing processes for the LPCVD deposited films typically have not been successful in improving film characteristics for these films. Further, the deposition temperatures of such processes can still exceed the thermal budgets of the materials used for manufacturing semi-conductor devices and limit the use of LPCVD methods from use in some manufacturing processes.
Other LPCVD processes which may be used to deposit amorphous silicon films, such as disclosed in U.S. Pat. No. 5,604,152, require the precursor gas to be partially dissociated in an attached autoclave prior to entering the deposition chamber. This pre-deposition disassociation adds undesirable mechanical and procedural complexity to the deposition process and still requires the films to be deposited at high temperatures (i.e., greater than 500° C.). Furthermore, LPCVD processes are typically performed by a thermal decomposition mechanism of silicon precursors at relatively low deposition rates compared to other amorphous silicon deposition processes. The low deposition rates result in increased processing times, increased processing costs, and reduced substrate throughput.
Therefore, there exists a need for a process which deposits high quality amorphous silicon layers at reduced processing temperatures.
SUMMARY OF THE INVENTION
Aspects of the invention provide for depositing an amorphous silicon film on a substrate using a high density plasma chemical vapor deposition (HDP-CVD) technique. In one aspect, a method is provided for forming an amorphous silicon film on a substrate including positioning the substrate on a support member into a processing chamber connected to a bias power source, introducing an inert gas into the processing chamber, introducing a silicon source gas into the processing chamber, and delivering a source power to the processing chamber sufficient to generate a high density plasma. The deposited amorphous silicon film may then be annealed to enhance film properties.
In another aspect, a method is provided for forming an amorphous silicon film on a substrate including positioning the substrate in a high density plasma chemical vapor deposition chamber, introducing an inert gas into the high density plasma chemical vapor deposition chamber, introducing a silicon source gas into the high density plasma chemical vapor deposition chamber, generating a high density plasma of the processing gas by applying an RF power between about 500 Watts and about 5000 Watts to each of first and second coils disposed adjacent the processing chamber, applying a bias power to the support member, and depositing the amorphous silicon film while maintaining the substrate at a temperature of about 500° C. or less.
REFERENCES:
patent: 4254161 (1981-03-01), Kemlage
patent: 4634601 (1987-01-01), Hamakawa et al.
patent: 5031571 (1991-07-01), Igarashi et al.
patent: 5238866 (1993-08-01), Boltz et al.
patent: 5562952 (1996-10-01), Nakahigashi et al.
patent: 5571576 (1996-11-01), Qian et al.
patent: 5589233 (1996-12-01), Law et al.
patent: 5604152 (1997-02-01), Chen et al.
patent: 5643823 (1997-07-01), Ho et al.
patent: 5800878 (1998-09-01), Yao
patent: 5804259 (1998-09-01), Robles
patent: 5830332 (1998-11-01), Babich et al.
patent: 5837331 (1998-11-01), Menu et al.
patent: 5843225 (1998-12-01), Takayama et al.
patent: 5930657 (1999-07-01), Kim et al.
patent: 5951773 (1999-09-01), Jang et al.
patent: 6020458 (2000-02-01), Lee et al.
patent: 6033979 (2000-03-01), Endo
patent: 6043167 (2000-03-01), Lee et al.
patent: 6046494 (2000-04-01), Brigham et al.
patent: 6083344 (2000-07-01), Hanawa et al.
patent: 6170428 (2001-01-01), Redeker et al.
patent: 6184158 (2001-02-01), Shufflebotham et al.
patent: 6184572 (2001-02-01), Mountsier et al.
patent: 6211065 (2001-04-01), Xi et al.
patent: 6214637 (2001-04-01), Kim et al.
U.S. patent application Ser. No. 09/590,322, Fairbairn et al., filed Jun. 8, 2000.
U.S. patent application Ser. No. 09/339,888, Khazeni et al., filed Jun. 25, 1999.
U.S. patent application Ser. No. 09/245,438, Cheng et al., filed Feb. 5, 1999.
Robles et al., “Characterization Of High Density Plasma Chemical Vapor Deposited a&agr;-Carbon And a&agr;-Fluorinated Carbon Films For Ultra Low Dielectric Applications”, Feb. 10-11, 1997 DUMIC Conference, 1997 ISMIC, pp. 26-33.
Li Zhuang
Rossman Kent
Yiin Tzuyuan
Applied Materials Inc.
Moser Patterson & Sheridan
Smith Matthew
Yevsikov V.
LandOfFree
Deposition of amorphous silicon films by high density plasma... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Deposition of amorphous silicon films by high density plasma..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Deposition of amorphous silicon films by high density plasma... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3023752