Method for fabricating a high-bias semiconductor device

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438510, 438514, 438527, 257333, H01L 21336

Patent

active

061177385

ABSTRACT:
A method for fabricating an improved structure of a high-bias device includes forming multiple doped wells between source/drain regions and a P-type substrate. The doped wells have an increasing order of dopant density from the P-type substrate for the P-type dopant or from a first N-type well for an N-type dopant. The doped multiple wells enclose the source/drain regions so that the source/drain regions do not directly contact with the substrate.

REFERENCES:
patent: 4717679 (1988-01-01), Baliga et al.
patent: 5242841 (1993-09-01), Smayling et al.
patent: 5304827 (1994-04-01), Malhi
patent: 5306652 (1994-04-01), Kwon et al.
patent: 5444002 (1995-08-01), Yang
patent: 5510275 (1996-04-01), Malhi
patent: 5548147 (1996-08-01), Mei

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for fabricating a high-bias semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for fabricating a high-bias semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for fabricating a high-bias semiconductor device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-95560

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.