Integrated circuit having ultralow-K dielectric layer

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S378000

Reexamination Certificate

active

07829422

ABSTRACT:
A device layer is configured to reduce change in stress characteristics due to subsequent processing to reduce cracking of a subsequently formed layer. The change in stress characteristics can be reduced by providing a shield layer over the device layer to protect the device layer from exposure to subsequently processing, such as curing medium used to form voids in an ultralow-k dielectric layer.

REFERENCES:
patent: 2008/0124855 (2008-05-01), Widodo et al.
patent: 02065534 (2002-08-01), None
patent: 03095702 (2003-11-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Integrated circuit having ultralow-K dielectric layer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Integrated circuit having ultralow-K dielectric layer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit having ultralow-K dielectric layer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4214510

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.