Method for patterning a feature using a trimmed hardmask

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S717000, C438S585000, C438S151000

Reexamination Certificate

active

06913958

ABSTRACT:
In the formation of a semiconductor device, one or more hardmasks are formed during a process for patterning a device feature. One or more of the hardmasks is subjected to an isotropic etch to trim the hardmask prior to patterning an underlying layer. The trimmed hardmask layer is preferably an amorphous carbon layer.

REFERENCES:
patent: 6750127 (2004-06-01), Chang et al.
patent: 6759286 (2004-07-01), Kumar et al.
patent: 6797552 (2004-09-01), Chang et al.
patent: 2004/0043590 (2004-03-01), Bonser et al.
patent: 2004/0087092 (2004-05-01), Huang et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for patterning a feature using a trimmed hardmask does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for patterning a feature using a trimmed hardmask, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for patterning a feature using a trimmed hardmask will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3372799

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.