Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-11-08
2003-10-28
Whitehead, Jr., Carl (Department: 2813)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S683000, C438S675000, C438S672000, C438S648000, C438S637000, C438S629000
Reexamination Certificate
active
06638861
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a method of manufacturing semiconductor devices with accurately formed sub-micron features. The present invention has particular applicability in manufacturing high density, multi-level flash-memory semiconductor devices with reliable, low resistance contacts/vias.
BACKGROUND ART
As integrated circuit geometries continue to plunge into the deep sub-micron regime, it becomes increasingly more difficult to accurately form discreet semiconductor devices exhibiting the requisite reliability and circuit speed. Implementation becomes particularly problematic in manufacturing flash memory devices having a design rule less than about 0.15 micron and under, e.g., less than about 0.12 micron and under.
Conventional semiconductor devices comprise a semiconductor substrate in which various elements are formed, such as transistors, and a plurality of overlying sequentially formed interlayer dielectrics and conductive patterns in which an interconnect system is formed comprising conductive lines. Typically, conductive patterns on different levels, i.e., upper and lower levels, are electrically connected by a conductive plug filling a via hole, while a conductive plug filling a contact hole establishes electrical contact with an active region on a semiconductor substrate, such as a source/drain region. A conductive plug filling a via hole is typically formed by depositing an interlayer dielectric (ILD) on a conductive level comprising at least one conductive feature, forming an opening through the ILD by conventional photolithographic and etching techniques and filling the opening with a conductive material. Excess conductive material or the overburden on the surface of the ILD is typically removed by chemical-mechanical polishing (CMP). One such method is known damascene and basically involves forming an opening in the ILD and filling the opening with a metal. Dual damascene techniques involve forming an opening comprising a lower contact hole or via hole section in communication with an upper trench section, which opening is filled with a conductive material, typically a metal, to simultaneously form a conductive plug in electrical contact with an upper conductive line.
As geometries proceed into the deep sub-micron regime, the formation of reliable, low resistance contacts and interconnects becomes particularly problematic. For example, as contact/via openings are reduced in diameter and the aspect ratio (depth/diameter) increased, as to about 4:1 and higher, the openings become more vulnerable to defects, such as seams and coring in the form of porosity or voids running through the central portion of the contact or via. Such voids result in high and unstable contact resistance distribution, generate defects and decrease electromigration resistance in both flash memory devices and microprocessors.
Accordingly, there exists a need for methodology enabling the manufacture of semiconductor devices with improved reliability, including semiconductor devices containing MOS transistors as well as flash memory devices, such as electrically erasable programmable read only memory (EEPROM) devices. There exists a particular need for methodology enabling the manufacture of semiconductor devices having features in the deep sub-micron range and containing reliable and low resistance contacts and vias with improved electromigration performance.
DISCLOSURE OF THE INVENTION
An advantage of the present invention is a method of manufacturing a semiconductor device having features in the deep sub-micron regime with highly reliability vias and contacts exhibiting low and stable contact resistance distribution and improved electromigration performance.
Additional advantages and other features of the present invention will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present invention. The advantages of the present invention may be realized and obtained as particularly pointed out in the appended claims.
According to the present invention, the foregoing and other advantages are achieved in part by a method of manufacturing a semiconductor device, the method comprising: forming an opening in a dielectric layer; depositing tungsten (W) to fill the opening; and laser thermal annealing the W in the opening.
Embodiments of the present invention comprise forming an opening in an oxide dielectric layer, such as a boron-phosphorus-doped silicated glass (BPSG) or a composite oxide layer comprising a BPSG layer with a silicon oxide layer derived from tetraethyl orthosilicate (TEOS) thereon, depositing an initial barrier layer of titanium (Ti) and then depositing at least one layer, e.g., three layers, of titanium nitride on the titanium layer. The opening is then filled with W. In an embodiment of the present invention, laser thermal annealing is conducted by impinging a laser light beam on the deposited W directed at the filled opening, typically at a radiant fluence of about 0.78 to about 1.10 joules/cm
2
, for a brief period of time, e.g., about 10 to about 100 nanoseconds, in nitrogen (N
2
), to elevate the temperature of the W in the opening thereby melting and reflowing the W in the filled opening, e.g., at a temperature of about 3,000° C. to about 3,600° C. Chemical mechanical polishing (CMP) is then conducted. In another embodiment of the present invention, CMP is conducted prior to laser thermal annealing.
Additional advantages of the present invention will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present invention are described simply by way of illustration of the best mode contemplated for carrying out the present invention. As will be realized, the present invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present invention. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
REFERENCES:
patent: 5780908 (1998-07-01), Sekiguchi et al.
patent: 6027990 (2000-02-01), Thakur et al.
patent: 6143650 (2000-11-01), Pramanick et al.
patent: 6261963 (2001-07-01), Zhao et al.
patent: 6399486 (2002-06-01), Chen et al.
patent: 1 069 213 (2001-01-01), None
patent: 61166143 (1986-07-01), None
patent: 41118638 (1999-07-01), None
Ngo Minh Van
Paton Eric
Advanced Micro Devices , Inc.
Jr. Carl Whitehead
Nguyen Thanh
LandOfFree
Method of eliminating voids in W plugs does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of eliminating voids in W plugs, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of eliminating voids in W plugs will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3118257