System for at-speed automated testing of high serial pin...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C324S755090

Reexamination Certificate

active

07363557

ABSTRACT:
A system performs automated at-speed testing of a plurality of devices that generate serial data signals having multiple gigabit per second baud rates. The system includes a test head including a device interface board (DIB), the DIB having a device under test holding device for coupling the devices to the DIB. The system also includes a rider board including a multiplexing system coupled to a control system and to the DIB, the rider board being configured to route a serial data test signal having multi-gigabit per second baud rate through one or more of the devices.

REFERENCES:
patent: 3423677 (1969-01-01), Alford et al.
patent: 4005405 (1977-01-01), West
patent: 5025205 (1991-06-01), Mydill et al.
patent: 5103169 (1992-04-01), Heaton et al.
patent: 5226048 (1993-07-01), Bandali et al.
patent: 5506510 (1996-04-01), Blumenau
patent: 5581177 (1996-12-01), Hussey et al.
patent: 5736850 (1998-04-01), Legal
patent: 5761216 (1998-06-01), Sotome et al.
patent: 5764069 (1998-06-01), Cugini
patent: 5900753 (1999-05-01), Cote et al.
patent: 5986447 (1999-11-01), Hanners et al.
patent: 6028439 (2000-02-01), Arkin et al.
patent: 6040691 (2000-03-01), Hanners et al.
patent: 6094737 (2000-07-01), Fukasawa
patent: 6157185 (2000-12-01), Stone et al.
patent: 6275962 (2001-08-01), Fuller et al.
patent: 6345373 (2002-02-01), Chakradhar et al.
patent: 6433574 (2002-08-01), Doherty et al.
patent: 6519230 (2003-02-01), Murayama
patent: 6538420 (2003-03-01), Bald et al.
patent: 6539027 (2003-03-01), Cambron
patent: 6628621 (2003-09-01), Appleton et al.
patent: 6631340 (2003-10-01), Sugamori et al.
patent: 6691269 (2004-02-01), Sunter
patent: 6853211 (2005-02-01), Doherty et al.
patent: 6856600 (2005-02-01), Russell et al.
patent: 6862701 (2005-03-01), Walker et al.
patent: 6996757 (2006-02-01), Evans
patent: 7017087 (2006-03-01), Panis et al.
patent: 7174490 (2007-02-01), Evans
patent: 7278079 (2007-10-01), Evans
patent: 2002/0099513 (2002-07-01), Keezer
patent: 2002/0105350 (2002-08-01), Babcock
patent: 2003/0189903 (2003-10-01), Hsu et al.
patent: 2003/0193897 (2003-10-01), Evans
patent: 2003/0196151 (2003-10-01), Evans
patent: 2003/0196153 (2003-10-01), Evans
patent: 2003/0208713 (2003-11-01), Evans
Search Report from European Patent Application No. 03008272.1, 4 pages (dated Feb. 23, 2004).
Keezer, D.C. et al., “Terabit-per-second Automated Digital Testing,”ITC International Test Conference, IEEE, pp. 1143-1151 (2001).
Keezer, D.C., “Multiplexing Test System Channels for Data Rates About 1 Gb/s,”International Test Conference, IEEE, pp. 362-368 (1990).
International Search Report for Appln. No. PCT/US03/11116, issued Sep. 10, 2003, 6 pages.
Farjad-Rad et al., A 0.3-micro m CMOS 8-Gb/s 4-PAM Serial Link Transceiver, IEEE Journal of Solid-State Circuits, vol. 35, No. 5, May 2000, pp. 757-764.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

System for at-speed automated testing of high serial pin... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with System for at-speed automated testing of high serial pin..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System for at-speed automated testing of high serial pin... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2760446

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.