Process for forming a semiconductor device having an...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06184073

ABSTRACT:

FIELD OF THE INVENTION
This invention relates in general to semiconductor devices, and more particularly, to semiconductor devices having memory arrays with memory cells and processes for forming them.
BACKGROUND OF THE INVENTION
As device dimensions continue to shrink and the need to interconnect components within a semiconductor device increase, a need exists for advanced interconnecting systems that are robust and can be used for a variety of components in a semiconductor device. In many instances, these local interconnects may be made between a gate electrode and a source/drain region within a semiconductor substrate. When making this connection, difficulty can occur when etching an opening to extend through a thick insulating layer down to the gate electrode and the source/drain region. The gate electrode is etched for a longer time compared to the source/drain region because the gate electrode typically lies at a higher elevation than the source/drain region.
Some attempts to solve this problem include using etch-stop films. More specifically, a plasma enhanced nitride film can be formed over a gate electrode and a doped region within a substrate. A very thick oxide film is formed and planarized. The plasma enhanced nitride film over the gate electrode may be completely etched away before all the thick oxide film is etched over the source/drain region. This can occur because the etch selectivity between thick oxide film and plasma enhanced nitride is poor (typically less than 8:1).
Increasing the plasma enhanced nitride film thickness is not a good option because etch-stop films are typically less than 1000 angstroms thick, and the increased nitride thickness may make subsequent patterning of the etch-stop film more difficult. Increasing the thickness of the plasma enhanced silicon nitride film will increase the amount of nonuniformity in the remaining film thickness after the thick oxide film etch. Further, etch steps intended for removal of the plasma enhanced silicon nitride film will propagate the nonuniformity which is expected to cause loss of isolation at the most severely etched weak spots while still not clearing the film over source/drain regions. Also, the increased thickness of the plasma enhanced nitride film increases capacitive coupling to other conductors on the device.
In yet another attempt to solve the problem, a thin oxide film may underlie a nitride etch-stop film that is covered by the thick oxide film. Again, when etching through the thick oxide film, the nitride etch-stop film can be etched during the thick oxide film patterning. After the nitride etch-stop film is etched, the oxide etchants quickly remove the thin oxide film.
In still another attempt, a nitride film, an etch-stop polysilicon film, and a phosphorous glass film are sequentially formed. An opening is formed through the phosphorus glass film the etch-stop polysilicon film as an etch-stop film. The structure is subjected to a high pressure steam oxidation is performed and converts the etch-stop polysilicon to a thermal oxide film. An etch step is performed to extend the opening through the thermal oxide and nitride films. The high-pressure steam oxidation may cause undesired oxidation of other features present, such as gate electrodes.
A semiconductor device with a static random access memory (SRAM) memory cells are particularly prone to such contact problems when forming the cross-coupling between the storage nodes and the latch transistors. Referring to
FIG. 1
, SRAM cell
10
includes a pair of pass transistors
11
and
12
that are connected to a bit line (BL) and a complementary bit line ({overscore (BL)}), respectively. The other portion of transistor
11
is connected to the drains of the n-type latch transistor
13
and the p-type load transistor
15
. The other portion of the pass transistor
12
is connected to the drains of n-channel latch transistor
14
and p-channel load transistor
16
. As seen in
FIG. 1
, the gate electrodes of the latch transistor
13
and load transistor
15
are connected to the drains of transistors
14
and
16
. Also, the gate electrodes of transistors
14
and
16
are connected to the drains of transistors
13
and
15
. The sources of transistors
13
and
14
are connected to a V
SS
electrode, and the sources of the transistors
15
and
16
are connected to a V
DD
electrode. The gate electrodes for pass transistors
11
and
12
are part of a word line and are electrically connected to each other. In this particular SRAM cell
10
, difficulty is typically encountered when trying to cross-couple the inverters within the SRAM cell.


REFERENCES:
patent: 4908688 (1990-03-01), Lund et al.
patent: 4966870 (1990-10-01), Barber et al.
patent: 5037777 (1991-08-01), Mele et al.
patent: 5066615 (1991-11-01), Brady et al.
patent: 5091244 (1992-02-01), Biornard
patent: 5219793 (1993-06-01), Cooper et al.
patent: 5428244 (1995-06-01), Segawa et al.
patent: 5488246 (1996-01-01), Hayashide et al.
patent: 5525542 (1996-06-01), Maniar et al.
patent: 5536962 (1996-07-01), Pfiester
patent: 5539249 (1996-07-01), Roman et al.
patent: 5792684 (1998-08-01), Lee et al.
patent: 5891775 (1999-04-01), Hissamune
patent: 5994180 (1999-11-01), Uchida
patent: 8-264770 (1996-10-01), None
David Krakauer et al., “ESD Protection in a 3.3V Sub-Micron Silicided CMOS Technology,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings, Dallas, Texas, pp. 250-257 (1992).
E. Kolawa et al., “Sputtered Ta-Si-N Diffusion Barriers in Cu Metallizations for Si,” IDDD, pp. 321-323 (1991).
Charvaka Duvvury, “ESD Reliability for Advanced CMOS Technologies,” International Electron Device and Materials Symposium, National Chiao Tung University, Hsinchu, Taiwan, pp. 265-272 (1990).
Subramanian et al.; U.S. Patent application No. 08/632,207, filed Apr. 15, 1997.
Filipiak et al.; U.S. Patent application No. 08/413,021, filed Mar. 29, 1995.
Lage et al., “Advanced SRAM Technology—The Race Between 4T and 6T Cells”, International Electronic Devices Meeting, pp. 271-274 (1996).
Katsube et al., “Technologies for 0.25 &mgr;m CMOS Logic Devices”, Fujitu Science and Technology Journal, vol. 32, No. 1, pp. 94-101 (1996).
Givens,et al., “Selective dry etching in a high density plasma for 0.5 &mgr;m complementary metal-oxide-semiconductor technology”, Journal of Vacuum Schience Technolgy, B, Bol. 12, No. 1, pp. 427-433 (1994).
White et al., “Damascene Stud Local Interconnect in CMOS Technology”, International Electronics Devices Meeting, pp. 301-304 (1992).
Kuesters et al., “Self Aligned Bitline Contact for 4 MBIT DRAM”, Proceedings of the First International Symposium on Ultra Large Scale Integration Science and Technology, vol. 87-11, pp. 640-649 (1987).
Frisa et al., U.S. Patent application 08/804,589, filed Feb. 26, 1997.
Lage, U.S. Patent application 08/963,580, filed Nov. 6, 1997.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for forming a semiconductor device having an... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for forming a semiconductor device having an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for forming a semiconductor device having an... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2614284

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.