Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Configuration or pattern of bonds
Reexamination Certificate
2006-12-27
2010-11-02
Zarneke, David A (Department: 2891)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Configuration or pattern of bonds
C257SE23039
Reexamination Certificate
active
07825523
ABSTRACT:
A semiconductor package includes a semiconductor substrate having integrated circuits formed on a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on the semiconductor substrate. A pad-rearrangement pattern is electrically connected to the bond pad-wiring pattern, The pad-rearrangement pattern includes a bond pad disposed over at least a part of the cell region.
REFERENCES:
patent: 4723197 (1988-02-01), Takiar et al.
patent: 4984050 (1991-01-01), Kobayashi
patent: 5365091 (1994-11-01), Yamagishi
patent: 5444012 (1995-08-01), Yoshizumi et al.
patent: 5502289 (1996-03-01), Takiar et al.
patent: 5677576 (1997-10-01), Akagawa
patent: 5723822 (1998-03-01), Lien
patent: 5751065 (1998-05-01), Chittipeddi et al.
patent: 5757078 (1998-05-01), Matsuda et al.
patent: 5834844 (1998-11-01), Akagawa et al.
patent: 5844304 (1998-12-01), Kata et al.
patent: 5886415 (1999-03-01), Akagawa
patent: 5960308 (1999-09-01), Akagawa et al.
patent: 5969424 (1999-10-01), Matsuki et al.
patent: 6008543 (1999-12-01), Iwabuchi
patent: 6103552 (2000-08-01), Lin
patent: 6111317 (2000-08-01), Okada et al.
patent: 6175149 (2001-01-01), Akram
patent: 6228687 (2001-05-01), Akram et al.
patent: 6239366 (2001-05-01), Hsuan et al.
patent: 6383916 (2002-05-01), Lin
patent: 6410414 (2002-06-01), Lee
patent: 6469370 (2002-10-01), Kawahara et al.
patent: 6489676 (2002-12-01), Taniguchi et al.
patent: 6498396 (2002-12-01), Arimoto
patent: 6503776 (2003-01-01), Pai et al.
patent: 6605528 (2003-08-01), Lin et al.
patent: 6657310 (2003-12-01), Lin
patent: 6737750 (2004-05-01), Hoffman et al.
patent: 7453159 (2008-11-01), Song et al.
patent: 2002/0126459 (2002-09-01), Albert et al.
patent: 2002/0140077 (2002-10-01), King et al.
patent: 2004/0036182 (2004-02-01), Corisis et al.
patent: 2004/0159946 (2004-08-01), Moxham et al.
patent: 2005/0230783 (2005-10-01), Lin
patent: 2006/0033216 (2006-02-01), Pflughaupt et al.
patent: 19610302 (1996-10-01), None
patent: 0221496 (1987-05-01), None
patent: 1094517 (2001-04-01), None
patent: 59-181041 (1984-10-01), None
patent: 01-093136 (1989-04-01), None
patent: 04-324958 (1992-11-01), None
patent: 6-275794 (1994-09-01), None
patent: 06-275794 (1994-09-01), None
patent: 08-340002 (1996-12-01), None
patent: 09-107048 (1997-04-01), None
patent: 11-040624 (1999-02-01), None
patent: 11-111896 (1999-04-01), None
patent: 11-204576 (1999-07-01), None
patent: 11-354563 (1999-12-01), None
patent: 2000-031191 (2000-01-01), None
patent: 2000-058743 (2000-02-01), None
patent: 2000-183090 (2000-06-01), None
patent: 2000-294519 (2000-10-01), None
patent: 2001-156172 (2001-06-01), None
English language abstract for Japanese Publication No. 06-275794.
English language abstract for Japan Patent Publication No. 08-340002.
English language abstract for Japanese Patent Publication No. 09-107048.
English language abstract for Japanese Patent Publication No. 11-040624.
English language abstract for Japanese Patent Publication No. 11-111896.
English language abstract for Japanese Patent Publication No. 11-204576.
English language abstract for Japanese Patent Publication No. 2000-031191.
English language abstract for Japanese Patent Publication No. 2000-058743.
English language abstract for Japanese Patent Publication No. 2000-183090.
English language abstract for Japanese Patent Publication No. 2000-294519.
Yasunaga, et al. “Chip Scale Package: A Light Dressed LSI Chip” IEEE transactions on component, packaging and Manufacturing technology part A. vol. 18, No. 3. Sep. 1995, pp. 451-457.
Choi Il-Heung
Kim Jeong-Jin
Lee Chung-Woo
Sohn Hae-Jeong
Song Young-Hee
Harness & Dickey & Pierce P.L.C.
Samsung Electronics Co,. Ltd.
Wagner Jenny L
Zarneke David A
LandOfFree
Semiconductor chip having bond pads does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor chip having bond pads, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor chip having bond pads will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4243513