Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2007-02-27
2007-02-27
Ha, Nathan W. (Department: 2814)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C257S500000
Reexamination Certificate
active
10702234
ABSTRACT:
Dual gate dielectric layers are formed on a semiconductor substrate for MOS transistor fabrication. A first dielectric layer (30) is formed on a semiconductor substrate (10). A first plasma nitridation process is performed on said first dielectric layer. The first dielectric layer (30) is removed in regions of the substrate and a second dielectric layer (50) is formed in these regions. A second plasma nitridation process is performed on the first dielectric layer and the second dielectric layer. MOS transistors (160, 170) are then fabricated using the dielectric layers (30, 50).
REFERENCES:
patent: 6087236 (2000-07-01), Chau et al.
patent: 6458663 (2002-10-01), Moore et al.
patent: 6541395 (2003-04-01), Trivedi et al.
patent: 6597046 (2003-07-01), Chau et al.
patent: 6716685 (2004-04-01), Lahaug
patent: 2004/0070046 (2004-04-01), Niimi
patent: 2005/0205948 (2005-09-01), Rotondaro et al.
patent: 04 154162 (1992-05-01), None
Chambers James J.
Grider Douglas T.
Gurba April
Khamankar Rajesh
Niimi Hiroaki
Brady III W. James
Ha Nathan W.
McLarty Peter K.
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
Reliable high voltage gate dielectric layers using a dual... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Reliable high voltage gate dielectric layers using a dual..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reliable high voltage gate dielectric layers using a dual... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3820434