Methods of forming integrated circuits having memory cell arrays

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438231, 438683, H01L 218242

Patent

active

059813245

ABSTRACT:
Methods of forming integrated circuits having memory cell arrays therein and peripheral circuits therein include the steps of selectively forming more lightly doped source and drain regions for transistors in the memory cell arrays. These more lightly doped source and drain regions are designed to have fewer crystalline defects therein caused by ion implantation, so that storage capacitors coupled thereto have improved refresh characteristics. Preferred methods include the steps of forming a first well region of first conductivity type (e.g., P-type) in a memory cell portion of a semiconductor substrate and a second well region of first conductivity type in a peripheral circuit portion of the semiconductor substrate extending adjacent the memory cell portion. First and second insulated gate electrodes are then formed on the first and second well regions, respectively, using conventional techniques. First dopants of second conductivity type are then implanted at a first dose level into the first and second well regions, using the first and second insulated gate electrodes as an implant mask. These dopants are then diffused to form lightly doped source and drain regions adjacent the first and second insulated gate electrodes. Second dopants of second conductivity type are then selectively implanted at a second dose level, greater than the first dose level, into the second well region using self-alignment techniques. However, these dopants are preferably not implanted into the first well region. These second dopants are then diffused into the second source/drain regions.

REFERENCES:
patent: 4277882 (1981-07-01), Crossley
patent: 4716126 (1987-12-01), Cogan
patent: 5187122 (1993-02-01), Bonis
patent: 5194929 (1993-03-01), Ohshima et al.
patent: 5198386 (1993-03-01), Gonzalez
patent: 5250832 (1993-10-01), Murai
patent: 5276346 (1994-01-01), Iwai et al.
patent: 5320976 (1994-06-01), Chin et al.
patent: 5389558 (1995-02-01), Suwanai et al.
patent: 5395784 (1995-03-01), Lu et al.
patent: 5569616 (1996-10-01), Ohki et al.
patent: 5624863 (1997-04-01), Helm et al.
patent: 5770497 (1998-06-01), Wu et al.
patent: 5783470 (1998-07-01), Rostoker
patent: 5801065 (1998-09-01), Rizvi et al.
B. Davari et al., A High Performance 0.25 .mu.m CMOS Technology, IEDM, 1988 IEEE, pp. 56-59.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods of forming integrated circuits having memory cell arrays does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods of forming integrated circuits having memory cell arrays, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods of forming integrated circuits having memory cell arrays will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1454964

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.