Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1996-07-03
1999-01-12
Bowers, Charles
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438425, 438426, 438296, H01L 2176
Patent
active
058588426
ABSTRACT:
Methods of forming electrical isolation regions in semiconductor substrates include the steps of forming a first electrical isolation region at a face of a semiconductor substrate, then forming a trench in the semiconductor substrate, laterally adjacent the first electrical isolation region, and then forming a trench isolation region in the trench so that the trench isolation region is contiguous with the first isolation region. In particular, these methods include the steps of forming a pad insulating layer on the face of a semiconductor substrate and then forming a first nitride layer on the pad insulating layer. The first nitride layer is then patterned by removing a portion thereof to define an opening extending opposite an inactive region within the semiconductor substrate. A second nitride layer is then formed on the patterned first nitride layer and in the opening. The second nitride layer is then patterned within the opening by removing a portion thereof extending opposite a portion of the inactive region. The second nitride layer is then used as a mask to selectively form a first isolation region by thermally oxidizing the substrate. The second nitride layer is then removed and followed by the step of etching a laterally adjacent portion of the inactive region to form a trench. The trench is then filled by depositing an oxide layer in the trench and on the first isolation region. Chemical-mechanical polishing is then performed to planarize the deposited oxide layer and the first isolation region and form a single composite isolation region therefrom. Stable isolation characteristics can therefore be obtained because the above sequence of steps reduces the degree of dishing associated with the composite isolation region, even when relatively wide trenches are used for isolation.
REFERENCES:
patent: 5292689 (1994-03-01), Cronin et al.
patent: 5346584 (1994-09-01), Nasr et al.
patent: 5360753 (1994-11-01), Park et al.
patent: 5385861 (1995-01-01), Bashir et al.
patent: 5453639 (1995-09-01), Cronin et al.
patent: 5466628 (1995-11-01), Lee et al.
patent: 5492858 (1996-02-01), Bose et al.
patent: 5494857 (1996-02-01), Cooperman et al.
patent: 5510652 (1996-04-01), Burke et al.
patent: 5728620 (1998-03-01), Park
B. Davari et al., A New Planarization Technique, Using A Combination Of RIE And Chemical Mechanical Polish (CMP), IEDM 89, pp. 61-64.
Blum David S
Bowers Charles
Samsung Electronics Co,. Ltd.
LandOfFree
Methods of forming combined trench and locos-based electrical is does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Methods of forming combined trench and locos-based electrical is, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods of forming combined trench and locos-based electrical is will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1515025