Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2002-08-20
2003-09-16
Cuneo, Kamand (Department: 2829)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S262000, C438S266000, C438S302000, C438S525000
Reexamination Certificate
active
06620679
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to semiconductor fabrication and more specifically to fabrication of 1T RAM structures.
BACKGROUND OF THE INVENTION
Integration of memory in system-on-a-chips (SOC) is complicated due to the incompatibility of the memory process to the logic process. A 1T random access memory (RAM) structure was announced to alleviate the problem of process incompatibility. The 1T RAM structure consists of a metal-oxide semiconductor (MOS) transistor and a planar capacitor.
U.S. Pat. No. 5,510,284 to Yamauchi describes a process to form an asymmetric non-volatile memory.
U.S. Pat. No. 5,844,271 to Sethi et al. describes a gate with asymmetric source/drain regions.
U.S. Pat. No. 5,918,148 to Sato describes a 1T RAM process.
U.S. Pat. No. 6,316,320 to Nakahata et al. describes a 1T and one capacitor memory device.
SUMMARY OF THE INVENTION
Accordingly, it is an object of one or more embodiments of the present invention to provide an improved method of integrating a 1T RAM in a CMOS process.
Other objects will appear hereinafter.
It has now been discovered that the above and other objects of the present invention may be accomplished in the following manner. Specifically, a substrate having a core area, a 1T RAM cell area and an I/O area is provided. A first poly gate is formed over the substrate within the core area with the first poly gate having exposed side walls. Respective pairs of capacitor plates and adjacent word lines are formed over the substrate within the 1T RAM cell area to form node junctions between the respective capacitor plates and adjacent word lines and a bit line contact junction between the word lines. The capacitor plates and the word lines each having exposed side walls. A second poly gate is formed over the substrate within the I/O area with the second poly gate having exposed side walls. First patterned masks are formed over the substrate to expose: the core area; the bit line contact junction; and portions of the node junctions adjacent the word lines. A first implantation is performed. A tilt implantation is performed. The first patterned masks are removed. Second patterned masks are formed over the substrate to expose: the I/O area and the 1T RAM cell area not within the bit line contact junction. A second implantation is performed. Sidewall spacers are formed so that the adjacent sidewall spacers between the respective pairs of capacitor plates and word lines being nearly merged. A third implantation is performed.
REFERENCES:
patent: 5510284 (1996-04-01), Yamauchi
patent: 5844271 (1998-12-01), Sethi et al.
patent: 5918148 (1999-06-01), Sato
patent: 6316320 (2001-11-01), Nakahata et al.
Sinitsky Dennis J.
Tzeng Kuo-Chyuan
Wang Chen-Jong
Ackerman Stephen B.
Cuneo Kamand
Saile George O.
Sarkar Asok Kumar
Stanton Stephen G.
LandOfFree
Method to integrate high performance 1T ram in a CMOS... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method to integrate high performance 1T ram in a CMOS..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method to integrate high performance 1T ram in a CMOS... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3089831