Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2007-01-09
2007-01-09
Whitehead, Jr., Carl (Department: 2813)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S593000, C257S315000, C365S185240, C365S185260
Reexamination Certificate
active
10870285
ABSTRACT:
In accordance with an embodiment of the present invention, a semiconductor structure includes an undoped polysilicon layer, a doped polysilicon layer in contact with the undoped polysilicon layer, and an insulating layer in contact with the undoped polysilicon layer. The undoped polysilicon layer is sandwiched between the doped polysilicon layer and the insulating layer.
REFERENCES:
patent: 4978626 (1990-12-01), Poon et al.
patent: 4992391 (1991-02-01), Wang
patent: 5840607 (1998-11-01), Yeh et al.
patent: 6107169 (2000-08-01), Park
patent: 6252277 (2001-06-01), Chan et al.
patent: 6512273 (2003-01-01), Krivokapic et al.
patent: 6611032 (2003-08-01), Schuegraf et al.
Merriam-Webster's Collegiate Dictionary, 10th Ed. Merriam-Webster, Inc.: Springfield, MA, 1998, p. 482.
Ng, Kwok K., Complete Guide to Semiconductor Devices, 2nd Ed. John Wiley & Sons: New York, 2002, pp. 346-347.
Chou Kai-Cheng
Rabkin Peter
Wang Hsingya Arthur
Hynix / Semiconductor Inc.
Jr. Carl Whitehead
Rodgers Colleen E.
Townsend and Townsend / and Crew LLP
LandOfFree
Method of forming polysilicon layers in non-volatile memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming polysilicon layers in non-volatile memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming polysilicon layers in non-volatile memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3722759