Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2006-04-04
2006-04-04
Smoot, Stephen W. (Department: 2813)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S627000, C438S638000
Reexamination Certificate
active
07022600
ABSTRACT:
In order to avoid a faulty pattern resulting from a photoresist tail being formed due to a step difference of an upper hard mask layer when a dual hard mask layer is used, a planarization layer is formed following patterning of the upper hard mask layer. In this manner, a photoresist pattern is formed without the creation of a photoresist tail. Alternatively, a single hard mask layer and a planarization layer are substituted for the dual lower hard mask layer and an upper hard mask layer, respectively. In this manner, it is therefore possible to form a photoresist pattern without a photoresist tail being formed during photolithographic processes. In order to prevent formation of a facet, the planarization layer is thickly formed or, alternatively, the hard mask layer is etched using the photoresist pattern.
REFERENCES:
patent: 5753967 (1998-05-01), Lin
patent: 5795823 (1998-08-01), Avanzino et al.
patent: 6017817 (2000-01-01), Chung et al.
patent: 6063711 (2000-05-01), Chao et al.
patent: 6077773 (2000-06-01), Lin
patent: 6140226 (2000-10-01), Grill et al.
patent: 6153511 (2000-11-01), Watatani
patent: 6300235 (2001-10-01), Feldner et al.
patent: 6303489 (2001-10-01), Bass
patent: 6365504 (2002-04-01), Chien et al.
patent: 6603204 (2003-08-01), Gates et al.
patent: 6613666 (2003-09-01), Ma
patent: 6696222 (2004-02-01), Hsue et al.
patent: 6812131 (2004-11-01), Kennedy et al.
patent: 6815331 (2004-11-01), Lee et al.
patent: 2002/0025670 (2002-02-01), Miyata
patent: 2002/0173143 (2002-11-01), Lee et al.
patent: 2003/0008490 (2003-01-01), Xing et al.
patent: 2003/0044725 (2003-03-01), Hsue et al.
patent: 2003/0119307 (2003-06-01), Bekiaris et al.
patent: 2000-29195 (2000-05-01), None
Kim Jae-Hak
Lee Kyoung-Woo
Lee Soo-Geun
Park Ki-Kwan
Mills & Onello LLP
Samsung Electronics Co,. Ltd.
Smoot Stephen W.
LandOfFree
Method of forming dual damascene interconnection using low-k... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming dual damascene interconnection using low-k..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming dual damascene interconnection using low-k... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3531265