Method of eliminating photoresist poisoning in damascene...

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06656837

ABSTRACT:

BACKGROUND OF THE DISCLOSURE
1. Field of the Invention
The invention relates to the fabrication of integrated circuits and to a process for depositing dielectric layers on a substrate and the structures formed by the dielectric layer.
2. Description of the Related Art
One of the primary steps in the fabrication of modern semiconductor devices is the formation of metal and dielectric layers on a substrate by chemical reaction of gases. Such deposition processes are referred to as chemical vapor deposition or CVD. Conventional thermal CVD processes supply reactive gases to the substrate surface where heat-induced chemical reactions take place to produce a desired layer.
Semiconductor device geometries have dramatically decreased in size since such devices were first introduced several decades ago. Since then, integrated circuits have generally followed the two year/half-size rule (often called Moore's Law), which means that the number of devices that will fit on a chip doubles every two years. Today's fabrication plants are routinely producing devices having 0.35 &mgr;m and even 0.18 &mgr;m feature sizes, and tomorrow's plants soon will be producing devices having even smaller geometries.
To further reduce the size of devices on integrated circuits, it has become necessary to use conductive materials having low resistivity and to use insulators having low dielectric constants (dielectric constant <4.0) to also reduce the capacitive coupling between adjacent metal lines. One such low k material is spin-on glass, such as un-doped silicon glass (USG) or fluorine-doped silicon glass (FSG), which can be deposited as a gap fill layer in a semiconductor manufacturing process and silicon oxycarbide which can used as a dielectric layer in fabricating damascene features.
One conductive material gaining acceptance is copper and its alloys, which have become the materials of choice for sub-quarter-micron interconnect technology because copper has a lower resistivity than aluminum, (1.7 &mgr;&OHgr;-cm compared to 3.1 &mgr;&OHgr;-cm for aluminum), a higher current and higher carrying capacity. These characteristics are important for supporting the higher current densities experienced at high levels of integration and increased device speed. Further, copper has a good thermal conductivity and is available in a highly pure state.
One difficulty in using copper in semiconductor devices is that copper is difficult to etch and achieve a precise pattern. Etching with copper using traditional deposition/etch processes for forming interconnects has been less than satisfactory. Therefore, new methods of manufacturing interconnects having copper containing materials and low k dielectric materials are being developed.
One method for forming vertical and horizontal interconnects is by a damascene or dual damascene method. In the damascene method, one or more dielectric materials, such as the low k dielectric materials, are deposited and pattern etched to form the vertical interconnects, i.e. vias, and horizontal interconnects, i.e., lines. Conductive materials, such as copper containing materials, and other materials, such as barrier layer materials used to prevent diffusion of copper containing materials into the surrounding low k dielectric, are then inlaid into the etched pattern. Any excess copper containing materials and excess barrier layer material external to the etched pattern, such as on the field of the substrate, is then removed.
However, when silicon oxycarbide layers or silicon carbide layers are used as the low k material in damascene formation, it has been difficult to produced aligned features with little or no defects. It as been observed that photoresist materials deposited on the silicon oxycarbide layers or the silicon carbide layers may be contaminated with nitrogen deposited with those layers or nitrogen that diffuses through those layers. For example, reaction of organosilicon compounds with nitrous oxide can contaminate the silicon oxycarbide layer with nitrogen. Photoresist materials contaminated with nitrogen becomes less sensitive to radiation. Any photoresist material that is not sensitive to radiation is not removed by subsequent photoresist stripping processes and remains as residue. This residue can result in detrimentally affecting subsequent etching processes and result in misaligned and malformed features.
Therefore, there remains a need for an improved process for depositing photoresist material on silicon oxycarbide or silicon carbide dielectric layers.
SUMMARY OF THE INVENTION
Aspects of the invention generally provide a method for depositing a silicon oxycarbide layer or silicon carbide layer having a low dielectric constant with reduced photoresist poisoning. In one aspect, the invention provides a method for processing a substrate including depositing a dielectric layer containing silicon and carbon, treating a surface of the dielectric layer comprising silicon and carbon by exposing the dielectric layer to a plasma of an inert gas, and depositing a photoresist on the dielectric layer.
The method may further include patterning and etching the photoresist layer to expose the dielectric layer comprising silicon and carbon, and then etching the dielectric layer to form at least a portion of a damascene definition prior to depositing one or more conductive materials in the damascene definition to form a damascene structure. The dielectric layer may have a carbon content between about 5 and about 30 atomic percent excluding hydrogen atoms. The silicon and carbon containing layer can be an amorphous silicon carbide layer that may be doped with oxygen, nitrogen, or both or a silicon oxycarbide layer doped with nitrogen.
In another aspect of the invention, a method is provided for processing a substrate including depositing a first dielectric layer comprising silicon, carbon, and nitrogen, depositing a nitrogen-free silicon and carbon containing material in situ on the dielectric layer, depositing a second dielectric layer comprising silicon, oxygen, and carbon on the nitrogen-free silicon and carbon containing material by chemical vapor deposition, and depositing a photoresist on the second dielectric layer.


REFERENCES:
patent: 4532150 (1985-07-01), Endo et al.
patent: 5000819 (1991-03-01), Pedder et al.
patent: 5232871 (1993-08-01), Ho
patent: 5314724 (1994-05-01), Tsukune et al.
patent: 5362526 (1994-11-01), Wang et al.
patent: 5409543 (1995-04-01), Panitz et al.
patent: 5423941 (1995-06-01), Komura et al.
patent: 5427621 (1995-06-01), Gupta
patent: 5451263 (1995-09-01), Linn et al.
patent: 5525550 (1996-06-01), Kato
patent: 5554570 (1996-09-01), Maeda et al.
patent: 5593741 (1997-01-01), Ikeda
patent: 5618619 (1997-04-01), Petrmichl et al.
patent: 5627105 (1997-05-01), Delfino et al.
patent: 5660682 (1997-08-01), Zhao et al.
patent: 5679413 (1997-10-01), Petrmichl et al.
patent: 5711987 (1998-01-01), Bearinger et al.
patent: 5726097 (1998-03-01), Yanagida
patent: 5741626 (1998-04-01), Jain et al.
patent: 5780163 (1998-07-01), Camilletti et al.
patent: 5801098 (1998-09-01), Fiordalice et al.
patent: 5818071 (1998-10-01), Loboda et al.
patent: 5821168 (1998-10-01), Jain
patent: 5926740 (1999-07-01), Forbes et al.
patent: 6103456 (2000-08-01), Tobben et al.
patent: 6107192 (2000-08-01), Subrahmanyan et al.
patent: 6114259 (2000-09-01), Sukharev et al.
patent: 6140226 (2000-10-01), Grill et al.
patent: 6147009 (2000-11-01), Grill et al.
patent: 6159871 (2000-12-01), Loboda et al.
patent: 6303523 (2001-10-01), Cheung et al.
patent: 6372661 (2002-04-01), Lin et al.
patent: 6410437 (2002-06-01), Flanner et al.
patent: 6429121 (2002-08-01), Hopper et al.
patent: 6436824 (2002-08-01), Chooi et al.
patent: 6489238 (2002-12-01), Tsui
patent: 6495448 (2002-12-01), Lee
patent: 6528426 (2003-03-01), Olsen et al.
patent: 6534397 (2003-03-01), Okada et al.
patent: 2002/0173172 (2002-11-01), Loboda et al.
patent: 2002/0187629 (2002-12-01), Huang et al.
patent: 2003/0008511 (2003-01-01), Tsai et al.
patent: 0 725 440 (1996-08-01), None
patent: 06-204191 (1994-07-01

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of eliminating photoresist poisoning in damascene... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of eliminating photoresist poisoning in damascene..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of eliminating photoresist poisoning in damascene... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3150977

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.