Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-08-07
2003-10-14
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S783000, C438S637000, C438S624000, C438S788000, C438S763000, C438S795000, C438S638000, C438S789000, C438S780000
Reexamination Certificate
active
06632735
ABSTRACT:
BACKGROUND OF THE DISCLOSURE
1. Field of the Invention
The present invention relates to silicon oxide layers, their use in integrated circuit fabrication, and a method for forming a carbon doped silicon oxide layer.
2. Description of the Background Art
Integrated circuits have evolved into complex devices that can include millions of components (e. g., transistors, capacitors and resistors) on a single chip. The evolution of chip designs continually requires faster circuitry and greater circuit density. The demands for greater circuit density necessitate a reduction in the dimensions of the integrated circuit components.
As the dimensions of the integrated circuit components are reduced (e.g., sub-micron dimensions), the materials used to fabricate such components contribute to their electrical performance. For example, low resistivity metal interconnects (e.g., copper and aluminum) provide conductive paths between the components on integrated circuits. Typically, the metal interconnects are electrically isolated from each other by an insulating material. When the distance between adjacent metal interconnects and/or the thickness of the insulating material has sub-micron dimensions, capacitive coupling potentially occurs between such interconnects. Capacitive coupling between adjacent metal interconnects may cause cross talk and/or resistance-capacitance (RC) delay which degrades the overall performance of the integrated circuit. In order to prevent capacitive coupling between adjacent metal interconnects, low dielectric constant (low k) insulating materials (e.g., dielectric constants less than about 4.5) are needed.
Therefore, a need exists in the art for low dielectric constant materials suitable for integrated circuit fabrication.
SUMMARY OF THE INVENTION
A method of forming a carbon-doped silicon oxide layer for use in integrated circuit fabrication is provided. In one embodiment, the carbon-doped silicon oxide layer is formed by applying an electric field to a gas mixture comprising an organosilane compound and an oxidizing gas.
The carbon-doped silicon oxide layer is compatible with integrated circuit fabrication processes. In one integrated circuit fabrication process, the carbon-doped silicon oxide layer is used as an intermetal dielectric layer. For such an embodiment, a preferred process sequence includes depositing the carbon-doped silicon oxide layer over conductive leads formed on a substrate.
In another integrated circuit fabrication process, the carbon-doped silicon oxide layer is incorporated into a damascene structure. For such an embodiment, a preferred process sequence includes depositing a first dielectric layer on a substrate. A carbon-doped silicon oxide layer is then formed on the first dielectric layer. Thereafter, the carbon-doped silicon oxide layer is patterned and etched to define contacts/vias therethrough. After the carbon-doped silicon oxide layer is patterned and etched, a second dielectric layer is deposited thereover. The second dielectric layer is then patterned and etched to define interconnects therethrough. The interconnects formed in the second dielectric layer are positioned over the contacts/vias formed in the carbon-doped silicon oxide layer. After the interconnects are formed the contacts/vias defined in the carbon-doped silicon oxide layer are etched through the first dielectric layer to the substrate surface. Thereafter, the damascene structure is completed by filling the interconnects and contacts/vias with a conductive material.
REFERENCES:
patent: 5789325 (1998-08-01), Chandra et al.
patent: 6054206 (2000-04-01), Mountsier
patent: 6054379 (2000-04-01), Yau et al.
patent: 6068884 (2000-05-01), Rose et al.
patent: 6114259 (2000-09-01), Sukharev et al.
patent: 6147009 (2000-11-01), Grill et al.
patent: 6159871 (2000-12-01), Loboda et al.
patent: 6238751 (2001-05-01), Mountsier
patent: 6316063 (2001-11-01), Andideh et al.
patent: 6346488 (2002-02-01), Kabansky
patent: 6346490 (2002-02-01), Catabay et al.
patent: 6348421 (2002-02-01), Shu et al.
patent: 6391795 (2002-05-01), Catabay et al.
patent: 6407013 (2002-06-01), Li et al.
patent: 6410462 (2002-06-01), Yang et al.
patent: 6410770 (2002-06-01), Arkles et al.
patent: 6417092 (2002-07-01), Jain et al.
patent: 6455417 (2002-09-01), Bao et al.
patent: 6489030 (2002-12-01), Wu et al.
patent: 2002/0098684 (2002-07-01), Li et al.
patent: 2002/0105084 (2002-08-01), Li
patent: 2002/0132494 (2002-09-01), Hsieh
patent: 2002/0164868 (2002-11-01), Chang et al.
patent: 2002/0177329 (2002-11-01), Yang et al.
patent: 1 037 275 (2000-09-01), None
patent: WO 01/01472 (2001-01-01), None
Cheung David
Chopra Nasreen Gazala
Huang Tzu-Fang
Lee Ju-Hyung
Liu Kuo-Wei
Applied Materials Inc.
Moser, Patterson & Sheridan L.L.P.
Smith Matthew
Yevsikov V.
LandOfFree
Method of depositing low dielectric constant carbon doped... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of depositing low dielectric constant carbon doped..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of depositing low dielectric constant carbon doped... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3137287