Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2008-05-27
2008-05-27
Lindsay, Jr., Walter (Department: 2812)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S085000, C438S575000, C438S582000, C257SE51007, C257SE29013, C257SE29015, C257SE29020
Reexamination Certificate
active
07378310
ABSTRACT:
A method for manufacturing a memory device having a metal nanocrystal charge storage structure. A substrate is provided and a first layer of dielectric material is grown on the substrate. A layer of metal oxide having a first heat of formation is formed on the first layer of dielectric material. A metal layer having a second heat of formation is formed on the metal oxide layer. The second heat of formation is greater than the first heat of formation. The metal oxide layer and the metal layer are annealed which causes the metal layer to reduce the metal oxide layer to metallic form, which then agglomerates to form metal islands. The metal layer becomes oxidized thereby embedding the metal islands within an oxide layer to form a nanocrystal layer. A control oxide is formed over the nanocrystal layer and a gate electrode is formed on the control oxide.
REFERENCES:
patent: 5852306 (1998-12-01), Forbes
patent: 5959896 (1999-09-01), Forbes
patent: 6060743 (2000-05-01), Sugiyama et al.
patent: 6262129 (2001-07-01), Murray et al.
patent: 6391769 (2002-05-01), Lee et al.
patent: 6723606 (2004-04-01), Flagan et al.
patent: 6774061 (2004-08-01), Coffa et al.
patent: 6780242 (2004-08-01), Norris
patent: 2001/0040271 (2001-11-01), Duncombe et al.
patent: 2002/0061646 (2002-05-01), Kan et al.
patent: 2002/0192949 (2002-12-01), Kan et al.
patent: 2003/0010987 (2003-01-01), Banin et al.
patent: 2003/0025133 (2003-02-01), Brousseau, III
patent: 2003/0077863 (2003-04-01), Choi et al.
patent: 2003/0102793 (2003-06-01), Komoda et al.
patent: 2004/0002195 (2004-01-01), Brousseau, III
patent: 2004/0118698 (2004-06-01), Lu et al.
patent: 2004/0130941 (2004-07-01), Kan et al.
patent: 2004/0130951 (2004-07-01), Forbes
patent: 2004/0180491 (2004-09-01), Arai et al.
patent: 2005/0014335 (2005-01-01), Goldbach et al.
patent: 2006/0118805 (2006-06-01), Camras et al.
Zengtao Liu, Chungho Lee, Venkat Narayanan, Gen Pei, and Edwin Chihchuan Kan, Metal Nanocrystal Memories—Part I: Device Design and Fabrication, IEEE Transactions on Electron Devices, vol. 49, No. 9, pp. 1606-1613, Sep. 2002.
Zengtao Liu, Chungho Lee, Venkat Narayanan, Gen Pei, and Edwin Chihchuan Kan, Metal Nanocrystal Memories—Part II: Electrical Characteristics, IEEE Transactions on Electron Devices, vol. 49, No. 9, pp. 1614-1622, Sep. 2002.
M. Takata, S. Kondoh, T. Sakaguchi, H. Choi, J-C. Shim, H. Kurino and M. Koyanagi, New Non-Volatile Memory with Extremely High Density Metal Nano-Dots, Technical Digest, 2003 IEEE International Electron Devices Meeting, Washington DC, pp. 553-556.
Chiu Robert
Krivokapic Zoran
Pangrle Suzette Keefe
Wang Connie Pin-Chin
You Lu
Advanced Micro Devices , Inc.
Farjami & Farjami LLP
Lindsay, Jr. Walter
Mustapha Abdulfattah
Spansion LLC
LandOfFree
Method for manufacturing a memory device having a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for manufacturing a memory device having a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for manufacturing a memory device having a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2800624