Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2006-01-31
2006-01-31
Smith, Bradley K. (Department: 2891)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S229000
Reexamination Certificate
active
06991979
ABSTRACT:
A method for forming a CMOS device in a manner so as to avoid dielectric layer undercut during a pre-silicide cleaning step is described. During formation of CMOS device comprising a gate stack on a semiconductor substrate surface, the patterned gate stack including gate dielectric below a conductor with vertical sidewalls, a dielectric layer is formed thereover and over the substrate surfaces. Respective nitride spacer elements overlying the dielectric layer are formed at each vertical sidewall. The dielectric layer on the substrate surface is removed using an etch process such that a portion of the dielectric layer underlying each spacer remains. Then, a nitride layer is deposited over the entire sample (the gate stack, the spacer elements at each gate sidewall, and substrate surfaces) and subsequently removed by an etch process such that only a portion of said nitride film (the “plug”) remains. The plug seals and encapsulates the dielectric layer underlying each said spacer, thus preventing the dielectric material from being undercut during the subsequent pre-silicide clean process. By preventing undercut, this invention also prevents the etch-stop film (deposited prior to contact formation) from coming into contact with the gate oxide. Thus, the integration of thin-spacer transistor geometries, which are required for improving transistor drive current, is enabled.
REFERENCES:
patent: 5643824 (1997-07-01), Chien et al.
patent: 6133106 (2000-10-01), Evans et al.
patent: 6255165 (2001-07-01), Thurgate et al.
patent: 6391732 (2002-05-01), Gupta et al.
patent: 6461951 (2002-10-01), Besser et al.
patent: 2002/0076877 (2002-06-01), Gupta et al.
patent: 2003/0011080 (2003-01-01), Deshpande et al.
Ajmera Atul C.
Bryant Andres
Gilbert Percy V.
Gribelyuk Michael A
Maciejewski Edward P.
Abate Esq. Joseph P.
International Business Machines - Corporation
Scully Scott Murphy & Presser
Smith Bradley K.
LandOfFree
Method for avoiding oxide undercut during pre-silicide clean... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for avoiding oxide undercut during pre-silicide clean..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for avoiding oxide undercut during pre-silicide clean... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3573002