Memory device using a reduced word line voltage during read oper

Static information storage and retrieval – Systems using particular element – Flip-flop

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365154, 36523006, 36518911, 365190, G11C 11418, G11C 11419

Patent

active

057966516

ABSTRACT:
A memory device uses a reduced word line voltage during READ operations. The memory device includes a memory cell and a pass transistor for accessing the cell. The cell includes a storage node coupled to a pull-down transistor having substantially the same conductivity as the pass transistor. A drive circuit generates a reduced word line voltage to activate the pass transistor during a READ operation. The reduced word line voltage has a magnitude less than the magnitude of the bias voltage used to activate the pull-down transistor.

REFERENCES:
patent: 5570312 (1996-10-01), Fu
patent: 5633832 (1997-05-01), Patel et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device using a reduced word line voltage during read oper does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device using a reduced word line voltage during read oper, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device using a reduced word line voltage during read oper will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1121451

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.