Memory device and method for manufacturing the same

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S264000, C438S589000, C438S594000, C257SE21422, C257SE21692

Reexamination Certificate

active

07923326

ABSTRACT:
A split gate (flash) EEPROM cell and a method for manufacturing the same is disclosed, in which a control gate and a floating gate are formed in a vertical structure, to minimize a size of the cell, to obtain a high coupling ratio, and to lower a programming voltage. The split gate EEPROM cell includes a semiconductor substrate having a trench; a tunneling oxide layer at sidewalls of the trench; a floating gate, a dielectric layer and a control gate in sequence on the tunneling oxide layer; a buffer dielectric layer at sidewalls of the floating gate and the control gate; a source junction in the semiconductor substrate at the bottom surface of the trench; a source electrode in the trench between opposing buffer dielectric layers, electrically connected to the source junction; and a drain junction on the surface of the semiconductor substrate outside the trench.

REFERENCES:
patent: 4727046 (1988-02-01), Tuntasood et al.
patent: 5943267 (1999-08-01), Sekariapuram et al.
patent: 6130453 (2000-10-01), Mei et al.
patent: 6191002 (2001-02-01), Koyanagi
patent: 6429075 (2002-08-01), Yeh et al.
patent: 6720219 (2004-04-01), Huang
patent: 6756633 (2004-06-01), Wang et al.
patent: 6818948 (2004-11-01), Lin
patent: 6846713 (2005-01-01), Lee
patent: 2004/0253787 (2004-12-01), Lee et al.
patent: 2006/0220093 (2006-10-01), Van Schaijk et al.
patent: 2009/0317953 (2009-12-01), Kim
patent: 1-291470 (1989-11-01), None
patent: 2004/057661 (2004-07-01), None
Hideki Motoshiro, Hideaki Arima, Yuichi Nakajima, Kojiro Yuzuriha, Yoshiki Okumura and Ikuo Ogawa; “Semiconductor Device”; Patent Abstracts of Japan; Publication No. 01291470 A; Publication Date: Nov. 24, 1989; Japanese Patent Office, Japan.
German Office Action dated Jun. 30. 2009; German Patent Application No. 10 205 061 199.0-33, filed Dec. 21, 2005; German Patent and Trade Mark Office (DPMA), Germany.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device and method for manufacturing the same does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device and method for manufacturing the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device and method for manufacturing the same will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2695549

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.