Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2007-09-18
2007-09-18
Lebentritt, Michael (Department: 2812)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S242000, C438S243000, C438S206000, C438S209000, C438S239000, C438S245000, C438S246000, C438S268000, C438S270000, C438S596000, C257S296000, C257S313000, C257SE21613, C257SE21647, C257SE21651
Reexamination Certificate
active
11613131
ABSTRACT:
A single transistor vertical memory gain cell with long data retention times. The memory cell is formed from a silicon carbide substrate to take advantage of the higher band gap energy of silicon carbide as compared to silicon. The silicon carbide provides much lower thermally dependent leakage currents which enables significantly longer refresh intervals. In certain applications, the cell is effectively non-volatile provided appropriate gate bias is maintained. N-type source and drain regions are provided along with a pillar vertically extending from a substrate, which are both p-type doped. A floating body region is defined in the pillar which serves as the body of an access transistor as well as a body storage capacitor. The cell provides high volumetric efficiency with corresponding high cell density as well as relatively fast read times.
REFERENCES:
patent: 5414287 (1995-05-01), Hong
patent: 5416350 (1995-05-01), Watanabe
patent: 5465249 (1995-11-01), Cooper, Jr. et al.
patent: 5510630 (1996-04-01), Agarwal et al.
patent: 5936274 (1999-08-01), Forbes et al.
patent: 5973356 (1999-10-01), Noble et al.
patent: 5991225 (1999-11-01), Forbes et al.
patent: 6072209 (2000-06-01), Noble et al.
patent: 6090661 (2000-07-01), Perng et al.
patent: 6097065 (2000-08-01), Forbes et al.
patent: 6124729 (2000-09-01), Noble et al.
patent: 6143636 (2000-11-01), Forbes et al.
patent: 6150687 (2000-11-01), Noble et al.
patent: 6153468 (2000-11-01), Forbes et al.
patent: 6174780 (2001-01-01), Robinson
patent: 6238976 (2001-05-01), Noble et al.
patent: 6246083 (2001-06-01), Noble
patent: 6352864 (2002-03-01), Lee
patent: 6538916 (2003-03-01), Ohsawa
patent: 6617651 (2003-09-01), Ohsawa
patent: 6661042 (2003-12-01), Hsu
patent: 6842370 (2005-01-01), Forbes
patent: 6891225 (2005-05-01), Horiguchi et al.
patent: 6903367 (2005-06-01), Forbes
patent: 6996009 (2006-02-01), Forbes
patent: 7102191 (2006-09-01), Forbes
patent: 7151024 (2006-12-01), Forbes
patent: 7157769 (2007-01-01), Forbes
patent: 7220634 (2007-05-01), Prall et al.
patent: 2002/0024081 (2002-02-01), Gratz
patent: 2002/0028541 (2002-03-01), Lee et al.
patent: 2002/0038886 (2002-04-01), Mo
patent: 2004/0042256 (2004-03-01), Forbes
patent: 2004/0108532 (2004-06-01), Forbes
patent: 2004/0174734 (2004-09-01), Forbes
P. Fazan et al., “Capacitor-less 1-transistor DRAM”, IEEE International SOI Conference, 2002, pp. 10-13.
P.C. Fazan et al., “A simple 1-transistor capacitor-less memory cell for high performance embedded DRAMs”, Proceedings of the IEEE Custom integrated Circuits Conference 2002, pp. 99-102.
A.K. Ararwal et al., “SiC Electronics”, International Electron Devices Meeting Technical Digest, 1996, p. 225.
Sima Dimitrijev et al., “Charge retention in metal-oxide-semiconductor capacitors on SiC used as nonvolatile-memory elements”, Applied Physics Letters, vol. 80, No. 18, pp. 3421-3423, May 6, 2002.
T. Ohsawa et al., “Memory Design Using a One-Transistor Gain Cell on SOI”, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, pp. 1510-1522, Nov. 2002.
Paul Kallender, “Swiss team develops single-transistor SOI DRAM cell”, http://www.eetimes.com/story/OEG20011016S0099, Oct. 16, 2001.
T. Ohsawa et al., “Memory Design Using One-Transistor Gain Cell on SOI”, IEEE Int. Solid State Circuits Conference, San Francisco, 2002, pp. 152-153.
T. Ohsawa et al., “A Memory Using One-Transistor Gain Cell on SOI(FBC) with Performance Suitable for Embedded DRAM's” Symposium on VLSI Circuits, Jun. 12-14, 2003, pp. 93-96.
Ahmadi Mohsen
Knobbe Martens Olson & Bear LLP
Lebentritt Michael
Micro)n Technology, Inc.
LandOfFree
Long retention time single transistor vertical memory gain cell does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Long retention time single transistor vertical memory gain cell, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Long retention time single transistor vertical memory gain cell will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3764769