Semiconductor device manufacturing: process – Coating of substrate containing semiconductor region or of... – Multiple layers
Reexamination Certificate
2007-11-27
2007-11-27
Sarkar, Asok K. (Department: 2891)
Semiconductor device manufacturing: process
Coating of substrate containing semiconductor region or of...
Multiple layers
C438S778000, C438S699000, C438S786000, C257SE21209
Reexamination Certificate
active
11147208
ABSTRACT:
A method of manufacturing a memory device includes forming a first dielectric layer over a substrate and forming a charge storage element over the first dielectric layer. The method also includes forming a second dielectric layer over the charge storage element and forming a control gate over the second dielectric layer. The method further includes depositing an interlayer dielectric over the control gate at a high temperature.
REFERENCES:
patent: 5160998 (1992-11-01), Itoh et al.
patent: 6337282 (2002-01-01), Kim et al.
patent: 6489254 (2002-12-01), Kelkar et al.
patent: 6613657 (2003-09-01), Ngo et al.
patent: 6653191 (2003-11-01), Yang et al.
patent: 2003/0157768 (2003-08-01), Nakabayashi et al.
patent: 2005/0051831 (2005-03-01), Kajimoto et al.
patent: 2005/0199943 (2005-09-01), Nakagawa
Cheng Ning
Gao Pei-Yuan
Huertas Robert A.
Hui Angela T.
Li Wenmei
Advanced Micro Devices , Inc.
Harrity & Snyder LLP
Sarkar Asok K.
Spansion LLC
Yevsikov Victor V.
LandOfFree
Interlayer dielectric for charge loss improvement does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Interlayer dielectric for charge loss improvement, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Interlayer dielectric for charge loss improvement will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3804959