Clocking methodology for at-speed testing of scan circuits...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S025000, C714S709000, C714S724000, C714S726000, C714S729000, C714S744000, C714S030000

Reexamination Certificate

active

07424656

ABSTRACT:
A clocking method for at-speed scan testing for delay defects in cross-domain paths of interacting synchronous clock domains in a scan circuit, each path originating from a source memory element in one of the domains and terminating at a destination memory element in another of the domains and comprises selectively aligning either a capture edge or a launch edge of the clock of each domain with a corresponding edge of at least one other domain of the interacting synchronous clock domains to determine the cross-domain paths to be tested between a source domain and a destination domain; clocking memory elements in each domain at respective domain clock rates to launch signal transitions from source memory elements in source domains; and for each pair of interacting clock domains under test, capturing, in the destination domain, circuit responses to signal transitions launched along paths originating from the source domain and selectively disabling capturing, in the source domain, of circuit responses to signal transitions launched along paths originating from the destination domain.

REFERENCES:
patent: 5349587 (1994-09-01), Nadeau-Dostie et al.
patent: 5680543 (1997-10-01), Bhawmik
patent: 6115827 (2000-09-01), Nadeau-Dostie et al.
patent: 6327684 (2001-12-01), Nadeau-Dostie et al.
patent: 6441666 (2002-08-01), Swanson et al.
patent: 6467044 (2002-10-01), Lackey
patent: 6954887 (2005-10-01), Wang et al.
patent: 7007213 (2006-02-01), Wang et al.
patent: 7124342 (2006-10-01), Wang et al.
patent: 7210082 (2007-04-01), Abdel-Hafez et al.
patent: 2002/0147951 (2002-10-01), Nadeau-Dostie et al.
patent: 2003/0097614 (2003-05-01), Rajski et al.
patent: 2004/0268181 (2004-12-01), Wang et al.
patent: 2005/0235186 (2005-10-01), Wang et al.
patent: 2005/0262409 (2005-11-01), Wang et al.
patent: 2006/0064616 (2006-03-01), Rajski et al.
Qiu et al., “K Longest Paths Per Gate (KLPG) Test Generation for Scan-Based Sequential Circuits”, 2004 International Test Conference, Oct. 26-28, 2004, Charlotte, NC, Charlotte Convention Center, USA.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clocking methodology for at-speed testing of scan circuits... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clocking methodology for at-speed testing of scan circuits..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clocking methodology for at-speed testing of scan circuits... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3975540

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.