Process for fabricating MOS memory devices, with a self-aligned

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438666, 438649, H01L 218242, H01L 21336

Patent

active

057926840

ABSTRACT:
A semiconductor fabrication process has been developed in which both MOS memory devices and MOS logic devices are integrated on a single silicon chip. The process features combining process steps for both device types, however using a self-aligned contact structure, in the MOS memory device region, for purposes of increasing device density, while using metal silicide regions, only in MOS logic device regions, for purposes of improving device performance.

REFERENCES:
patent: 5066602 (1991-11-01), Takemoto et al.
patent: 5340762 (1994-08-01), Vora
patent: 5483104 (1996-01-01), Godinho et al.
patent: 5547893 (1996-08-01), Sung
patent: 5633181 (1997-05-01), Hayashi
patent: 5668035 (1997-09-01), Fang et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for fabricating MOS memory devices, with a self-aligned does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for fabricating MOS memory devices, with a self-aligned , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for fabricating MOS memory devices, with a self-aligned will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-388499

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.