Silicon carbide cap layers for low dielectric constant...

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S780000

Reexamination Certificate

active

06750141

ABSTRACT:

BACKGROUND OF THE DISCLOSURE
1. Field of the Invention
The present invention relates to silicon carbide layers and, more particularly to their use in integrated circuit fabrication processes.
2. Description of the Background Art
Integrated circuits have evolved into complex devices that can include millions of components (e.g., transistors, capacitors, and resistors) on a single chip. The evolution of chip designs continually requires faster circuitry and greater circuit density. The demands for greater circuit density necessitate a reduction in the dimensions of the integrated circuit components.
As the dimensions of the integrated circuit components are reduced (e.g., sub-micron dimensions), the materials used to fabricate such components contribute to their electrical performance. For example, low resistivity metal interconnects (e.g., copper (Cu) and aluminum (Al)) provide conductive paths between the components on integrated circuits. Typically, the metal interconnects are electrically isolated from each other by an insulating material. When the distance between adjacent metal interconnects and/or the thickness of the insulating material has sub-micron dimensions, capacitive coupling potentially occurs between such interconnects. Capacitive coupling between adjacent metal interconnects may cause cross-talk and/or resistance-capacitance (RC) delay which degrades the overall performance of the integrated circuit.
In order to minimize capacitive coupling between adjacent metal interconnects, low dielectric constant bulk insulating materials (e.g., dielectric constants less than about 3.0) are needed. Examples of low dielectric constant bulk insulating materials include organosilicates, silicon oxides, and fluorosilicate glass (FSG), among others.
Typically, some bulk insulating materials are deposited using low temperature chemical vapor deposition (CVD) or spin-on processes. These bulk insulating material layers may have poor mechanical strength (e.g., hardness of less than about 0.3 GPa (gigapascals)).
Post-deposition annealing processes may be used to improve the mechanical strength of such bulk insulating material layers. Cap layers comprising an oxide or silicon nitride (SiN) material may be deposited on the bulk insulating material layers prior to annealing to protect the bulk insulating material layer from being scratched when the semiconductor wafer is moved between process chambers. However, oxide or silicon nitride cap layers are impermeable to outgassing of carbon, hydrogen and/or oxygen species from the bulk insulating material, causing such cap layers to undesirably bubble and/or crack during the annealing process.
Therefore, a need exists for cap layers for use on low dielectric constant bulk insulating material annealing processes.
SUMMARY OF THE INVENTION
A method of forming a low dielectric constant silicate material for use in integrated circuit fabrication processes is provided. The low dielectric constant silicate material is formed by reacting by reacting a gas mixture comprising an organosilane compound, an oxygen source, and an inert gas. Thereafter, a silicon carbide cap layer is formed on the silicate material by reacting a gas mixture comprising a silicon source and a carbon source. The silicon carbide cap layer protects the underlying organosilicate layer from cracking and peeling when it is hardened during a subsequent annealing step.
The low dielectric constant silicate layer is compatible with integrated circuit fabrication processes. In one integrated circuit fabrication process, the low dielectric silicate layer is incorporated into a damascene structure. For such an embodiment, a preferred process sequence includes depositing a barrier layer on a substrate. A first low dielectric constant silicate layer along with a first silicon carbide cap layer are formed on the barrier layer. Thereafter, a second low dielectric constant silicate layer as well as a second silicon carbide cap layer are formed on the first silicate layer and first silicon carbide cap layer. The second silicon carbide cap layer is patterned to define vias therethrough. After the vias are defined through the second silicon carbide cap layer, such pattern is transferred through the second low dielectric constant silicate layer as well as the first silicon carbide cap layer using the second silicon carbide cap layer as a hard mask. Thereafter, the second silicon carbide layer is patterned to define interconnects therethrough. The interconnects formed in the second silicon carbide cap layer are positioned over the vias previously formed therethrough. After the interconnect pattern is defined through the second silicon carbide cap layer, the interconnect pattern is transferred through the second low dielectric constant silicate layer, while simultaneously transferring the via pattern through the first low dielectric constant silicate layer. The damascene structure is completed by filling the interconnects and vias with a conductive material.


REFERENCES:
patent: 4262631 (1981-04-01), Kubacki
patent: 4532150 (1985-07-01), Endo et al.
patent: 4634601 (1987-01-01), Hamakawa et al.
patent: 4759947 (1988-07-01), Ishihara et al.
patent: 5000819 (1991-03-01), Pedder et al.
patent: 5087959 (1992-02-01), Omori et al.
patent: 5232871 (1993-08-01), Ho
patent: 5238866 (1993-08-01), Bolz et al.
patent: 5314724 (1994-05-01), Tsukune et al.
patent: 5362526 (1994-11-01), Wang et al.
patent: 5409543 (1995-04-01), Panitz et al.
patent: 5423941 (1995-06-01), Komura et al.
patent: 5427621 (1995-06-01), Gupta
patent: 5451263 (1995-09-01), Linn et al.
patent: 5465680 (1995-11-01), Loboda
patent: 5525550 (1996-06-01), Kato
patent: 5554570 (1996-09-01), Maeda et al.
patent: 5593741 (1997-01-01), Ikeda
patent: 5618619 (1997-04-01), Petrmichl et al.
patent: 5627105 (1997-05-01), Delfino et al.
patent: 5660682 (1997-08-01), Zhao et al.
patent: 5679413 (1997-10-01), Petrmichl et al.
patent: 5711987 (1998-01-01), Bearinger et al.
patent: 5726097 (1998-03-01), Yanagida
patent: 5730792 (1998-03-01), Camilletti et al.
patent: 5741626 (1998-04-01), Jain et al.
patent: 5776235 (1998-07-01), Camilletti et al.
patent: 5780163 (1998-07-01), Camilletti et al.
patent: 5801098 (1998-09-01), Fiordalice et al.
patent: 5817572 (1998-10-01), Chiang et al.
patent: 5818071 (1998-10-01), Loboda et al.
patent: 5821168 (1998-10-01), Jain
patent: 5989998 (1999-11-01), Sugahara et al.
patent: 6054379 (2000-04-01), Yau et al.
patent: 6072227 (2000-06-01), Yau et al.
patent: 6103456 (2000-08-01), Tobben et al.
patent: 6107192 (2000-08-01), Subrahmanyan et al.
patent: 6114259 (2000-09-01), Sukharev et al.
patent: 6124641 (2000-09-01), Matsuura
patent: 6140226 (2000-10-01), Grill et al.
patent: 6147009 (2000-11-01), Grill et al.
patent: 6159871 (2000-12-01), Loboda et al.
patent: 6211096 (2001-04-01), Allman et al.
patent: 6287990 (2001-09-01), Cheung et al.
patent: 6303523 (2001-10-01), Cheung et al.
patent: 6348725 (2002-02-01), Cheung et al.
patent: 6372661 (2002-04-01), Lin et al.
patent: 6413583 (2002-07-01), Moghadam et al.
patent: 6489288 (2002-12-01), Lunenfeld
patent: 6524972 (2003-02-01), Maeda
patent: 2002/0016085 (2002-02-01), Huang et al.
patent: 2002/0045361 (2002-04-01), Cheung et al.
patent: 2002/0105084 (2002-08-01), Li
patent: 2003/0032306 (2003-02-01), Conti et al.
patent: 2003/0077916 (2003-04-01), Xu et al.
patent: 0 613 178 (1994-08-01), None
patent: 0 725 440 (1996-08-01), None
patent: 0 960 958 (1999-12-01), None
patent: 1 094 506 (2001-04-01), None
patent: 1 123 991 (2001-08-01), None
patent: 06-204191 (1994-07-01), None
patent: 09-008031 (1997-01-01), None
patent: 94/01885 (1994-01-01), None
patent: 99/33102 (1998-07-01), None
patent: 99/41423 (1999-08-01), None
European Search Report for EP 01 12 0595, dated Feb. 12, 2002.
U.S. patent application 09/679,843 filed on Oct. 5, 2000 (AMAT/2592.P4).
R.A. Donaton, et al. “Characterization and Integration in Cu Damascene Structures of AUROA, an Inorganic Low K Dielectric” 2000 Materials Research Society, Vo. 612, pp. 1-6.
Swope, et al. “Improvement of Adhesion Pr

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Silicon carbide cap layers for low dielectric constant... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Silicon carbide cap layers for low dielectric constant..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Silicon carbide cap layers for low dielectric constant... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3310259

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.