Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2000-07-10
2002-06-11
Fourson, George (Department: 2823)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S421000, C438S424000, C438S437000
Reexamination Certificate
active
06403430
ABSTRACT:
TECHNICAL FIELD
The invention relates generally to integrated circuits, and more specifically to a semiconductor structure having an increased ratio of usable to unusable substrate surface area. The usable substrate area is where transistors and other active devices are disposed.
BACKGROUND OF THE INVENTION
As customers continue to push for smaller, higher-performance integrated circuits (ICs), IC manufacturers continue their efforts to squeeze more transistors and other components onto smaller dies. For example, the present trend is toward memory circuits that have greater storage capacities but that are no larger than their predecessors.
One technique for increasing an IC's component density is to reduce the minimum feature size of a process—the minimum allowable width of, e.g., a transistor gate or an interconnection line—and thus reduce the sizes of the components themselves. Although manufacturers have made great strides in this area over the last few years, there are problems, such as degradation of transistor performance at smaller sizes, that they must overcome before the minimum feature size can be further reduced.
Another density-increasing technique is to use silicon-trench isolation (STI) instead of local oxidation of a semiconductor (LOCOS). But although STI significantly increases the ratio of usable to unusable substrate area as compared to LOCOS, the widths of the STI regions can be no narrower than the minimum feature size, and thus cannot be reduced until the minimum feature size is reduced.
SUMMARY OF THE INVENTION
In one aspect of the invention, a semiconductor structure includes a first substrate portion having a surface, and a first active region disposed in the first substrate portion. An isolation region is disposed on the first substrate portion outside of the first active region and extends out from the surface. A second substrate portion is disposed on the isolation region, and a second active region is disposed in the second substrate portion.
Thus, by disposing portions of the substrate on the isolation regions, a manufacturer can dramatically increase the usable area of the substrate.
REFERENCES:
patent: 4171234 (1979-10-01), Nagata et al.
patent: 5338942 (1994-08-01), Nishida et al.
patent: 5656842 (1997-08-01), Iwamatsu et al.
patent: 5763925 (1998-06-01), Hsu
patent: 5896347 (1999-04-01), Tomita et al.
patent: 6034417 (2000-03-01), Clampitt
patent: 6069390 (2000-05-01), Hsu et al.
patent: 6207494 (2001-03-01), Graimann et al.
patent: 0 121 068 (1983-03-01), None
patent: 1 276 669 (1989-11-01), None
patent: 5 343 681 (1993-12-01), None
Dorsey & Whitney LLP
Fourson George
Micro)n Technology, Inc.
Pham Thanh V
LandOfFree
Semiconductor structure having more usable substrate area... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor structure having more usable substrate area..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor structure having more usable substrate area... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2931720