Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
1999-08-31
2002-05-07
Bowers, Charles (Department: 2813)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
Reexamination Certificate
active
06383871
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to integrated circuits. In particular, the present invention relates to a method and structure for oxide thicknesses on Metal Oxide Semiconductor Field Effect Transistor (MOSFET) technology for merged memory and logic applications.
BACKGROUND OF THE INVENTION
Typically, memory, e.g., Dynamic Random Access Memory (DRAM), and logic technologies have evolved along separate but parallel paths. In memory technology, for any particular lithography and power supply voltage level generation, the gate oxide thickness is limited by thin oxide reliability due to the stress of voltage boosted word lines. In contrast, for logic technology, thinner gate oxide thicknesses are generally the standard because of the need for high transconductance at lower internal operating voltages. Therefore, efforts to merge the technologies of memory and logic onto a single chip to create a “system on a chip” or other high function memory thus create a dilemma. That is, one is faced with the design choice of either (1) compromising the gate oxide thickness for one and/or both types of devices or (2) assuming the litany of complexities and expenses associated with the growing of two separate types of gate oxides on a single chip.
One current approach has been proposed that does provide a method of fabrication which allows for the scalable gate oxide thicknesses by either implanting Ar
+
or N
+
into a substrate prior to oxidation or implanting O
+
into the substrate after gate deposition. While this approach does facilitate gate oxide scalability when compared to conventional process integration, this technique does not provide a total solution since additional steps as well as expensive process tools are required. Accordingly, more advanced methods are still needed for providing multiple gate oxide thicknesses on a single chip. Desirably these more advanced methods will use existing MOSFET and DRAM processing techniques, thus avoiding any additional complexity in the wafer fabrication process. For these and other reasons there is a need for the present invention.
SUMMARY OF THE INVENTION
The above-mentioned problems with memory and logic technologies and other problems are addressed by the present invention and will be understood by reading and studying the following specification. Structures and methods are described which accord improved benefits for merged memory and logic applications.
Improved methods and structures are provided for multiple oxide thickness on a single silicon wafer. In particular, improved methods and structures are provided for multiple gate oxide thickness on a single chip which includes circuitry encompassing a range of technologies. For example, this range of technologies can include but is not limited to the memory and logic technologies. Moreover, these improved methods and structures for multiple oxide thickness on a single silicon wafer can be used in conjunction with existing fabrication and processing techniques with minimal or no added complexity.
Embodiments of a method for forming a semiconductor device include forming a top layer of SiO
2
(silicon dioxide) on a top surface of a silicon wafer. A trench layer of SiO
2
is also formed on a trench wall of the silicon wafer. The trench wall of the silicon wafer has a different order crystal plane-orientation than the top surface. Additionally, the formation of the top and trench layers of SiO
2
are such that a thickness of the top layer is different from a thickness of the trench layer.
One method of the present invention provides for forming a semiconductor device. Another method includes forming a DRAM that can include a trench capacitor or a stacked capacitor. Moreover, other embodiments provide for forming a Non-Volatile Random Access Memory (NVRAM) device, a flash memory device as well as a programmable logic array. The present invention also includes systems incorporating these different devices and circuits all formed according to the methods provided in this application.
These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
REFERENCES:
patent: 3999282 (1976-12-01), Ono et al.
patent: 4466178 (1984-08-01), Soclof
patent: 4651188 (1987-03-01), Hayashi et al.
patent: 4667215 (1987-05-01), Kawamura et al.
patent: 4768076 (1988-08-01), Aoki et al.
patent: 4857986 (1989-08-01), Kinugawa et al.
patent: 5082795 (1992-01-01), Temple
patent: 5196722 (1993-03-01), Bergendahl et al.
patent: 5364810 (1994-11-01), Kosa et al.
patent: 5371383 (1994-12-01), Miyata et al.
patent: 5583368 (1996-12-01), Kenney
patent: 5770878 (1998-06-01), Beasom
patent: 5801089 (1998-09-01), Kenney
patent: 5883012 (1999-03-01), Chiou et al.
patent: 5888880 (1999-03-01), Gardner et al.
patent: 5904543 (1999-05-01), Wang
patent: 5907170 (1999-05-01), Forbes et al.
patent: 5915180 (1999-06-01), Hara et al.
patent: 5991225 (1999-11-01), Forbes et al.
patent: 5998263 (1999-12-01), Sekariapuram et al.
patent: 6015737 (2000-01-01), Tokura et al.
patent: 6066869 (2000-05-01), Noble et al.
patent: 6072209 (2000-06-01), Noble et al.
patent: 6097065 (2000-08-01), Forbes et al.
Hodges & Jackson, Analysis and Design of Digital Integrated Circuits, 1988, McGraw-Hill, Second Edition, pp. 342-344.*
Pierret R.F., Modular Series on Solid State Devices: Semiconductor Fundamentals, vol. 1, 2nd Edition, Addison-Wesley, pp. 3-13, 1988.*
Balk, P., “Orientation Dependence of Built-In Surafce Charge on Thermally Oxidized Silicon”,IEEE, 53, pp. 2133-2134, (1965).
Carr, W.N., et al.,In: MOS/LSI Design and Application, McGraw-Hill Book Company, New York, pp. 37, 49-52, (1972).
Crowder, S., et al., “Trade-offs in the Integration of High Performance Devices with Trench Capacitor DRAM”,Dig. Int. Electron Devices Meeting, Washington, D.C., pp. 45-48, (Dec. 1997).
Deal, B.E., et al., “Charateristics of the Surface-State Charge (Q) of Thermally Oxidized Silicon”,J. Electrochem. Soc.: Solid State Science, pp. 266-274, (1967).
Irene, E.A., “The Effects of Trace Amounts of Water on the Thermal Oxidation of Silicon in Oxygen”,Journal of the Electrochemical Society: Solid-State Science and Technology, pp. 1613-1616, (1974).
Kim, H., et al., “The 600V Rating n-ch Trench IGBT with the Low Leakage Current and the High Channel Mobility Using the (101) Oriented Trench Sidewall”,IEEE, Document No. 0-7803-3993-2/97, 265-268, (1997).
King, Y., et al., “Sub-5nm Multiple-Thickness Gate Oxide Technology Using Oxygen Implantation”,IEDM Technical Digest, pp. 585-588, (1998).
Liu, C.T., et al., “Multiple Gate Oxide Thickness for 2GHz System-on-A-Chip Technologies”,IEDM Technical Digest, pp. 589-592, (1998).
Petti, C.J., et al., “Characterization of Surface Mobility on the Sidewalls of Dry-Etched Trenches”,IEEE IEDM ′88, 104-107, (1988).
Sato, T., et al., “Drift-Velocity Saturation of Holes in Si Inversion Layers”,J. Phys. Soc. Japan, 31(6), p. 1846, (1971).
Shenai, K., “A 55-V, 0.2-microohm-cm2 Vertical Trench Power MOSFET”,IEEE Electron Device Letters, 12, 108-110, (Mar., 1991).
Shenai, K., “Electron Mobilities in MOS Channels Formed along Anisotropically Dry Etched 21 110> Silicon Trench Sidewalls”,Electronics Letters, 27, 715-717, (Apr. 25, 1991).
Theil, J.a., “Deep Trench Fabrication by Si (110) Orientation Dependent Etching”,Journal of Vacuum Science&Technology B: Microelectronics and Nanometer Structures, Abstract, obtained from http://ojps.aip.org/>, 1 p., (Sep., 1995).
Togo, M., et al., “Multiple-Thickness Gate Oxide and Dual-Gate Technologies for High Performance Logic-Embedded DRAms”,IEDM Technical Digest, pp. 347-350, (1998).
Vitkavage, S.C.,
Forbes Leonard
Noble Wendell P.
Bowers Charles
Micro)n Technology, Inc.
Pert Evan
Schwegman Lundberg Woessner & Kluth P.A.
LandOfFree
Method of forming multiple oxide thicknesses for merged... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming multiple oxide thicknesses for merged..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming multiple oxide thicknesses for merged... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2851797