CMOS devices having dual high-mobility channels

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S216000, C438S222000, C438S230000, C257SE21632

Reexamination Certificate

active

07993998

ABSTRACT:
A method for forming a semiconductor structure includes providing a semiconductor substrate including a first region and a second region; and forming a first and a second metal-oxide-semiconductor (MOS) device. The step of forming the first MOS device includes forming a first silicon germanium layer over the first region of the semiconductor substrate; forming a silicon layer over the first silicon germanium layer; forming a first gate dielectric layer over the silicon layer; and patterning the first gate dielectric layer to form a first gate dielectric. The step of forming the second MOS device includes forming a second silicon germanium layer over the second region of the semiconductor substrate; forming a second gate dielectric layer over the second silicon germanium layer with no substantially pure silicon layer therebetween; and patterning the second gate dielectric layer to form a second gate dielectric.

REFERENCES:
patent: 7662689 (2010-02-01), Boyanov et al.
patent: 7888197 (2011-02-01), Chidambarrao et al.
patent: 2005/0104131 (2005-05-01), Chidambarrao et al.
patent: 2005/0136584 (2005-06-01), Boyanov et al.
patent: 2009/0227078 (2009-09-01), Chen et al.
patent: 2010/0044754 (2010-02-01), Boyanov et al.
patent: 1894774 (2007-01-01), None
Curreem, K. K. S., et al., “Comparison of Interfacial and Electrical Characteristics of HfO and HfAlO High-k Dieletrics on Compressively Strained Si1−xGex,” Applied Physics Letters, 2006, vol. 88, pp. 182905-1-182905-3, American Institute of Physics.
Harris, H. Rusty, et al., “Band-Engineering Low PMOS VTwith High-K/Metal Gates Featured in a Dual Channel CMOS Integration Scheme,” Symposium on VLSI Technology Digest of Technical Papers, 2007, pp. 154-155, IEEE.
Huang, J., et al., “A Study of Compressively Strained Si0.5Ge0.5Metal-Oxide-Semiconductor Capacitors with Chemical Vapor Deposition HfAlO as Gate Dielectric,” Applied Physics Letters, 2007, vol. 90, pp. 023502-1-023502-3, American Institute of Physics.
Leitz, C. W., et al., “Hole Mobility Enhancements in Strained Si/Si1−yGeyP-type Metal-Oxide-Semiconductor Field-Effect Transistors Grown on Relaxed Si1−xGex(x<y) Virtual Substrates,” Applied Physics Letters, Dec. 17, 2001, Vo. 79, No. 25, pp. 4246-4248, American Institute of Physics.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS devices having dual high-mobility channels does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS devices having dual high-mobility channels, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS devices having dual high-mobility channels will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2631493

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.