Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1997-09-26
2000-01-11
Booth, Richard
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438296, H01L 218247
Patent
active
060135514
ABSTRACT:
A method of manufacture of self-aligned floating gate, flash memory device on a semiconductor substrate includes the following steps. Form a blanket silicon oxide layer over the substrate. Form a blanket floating gate conductor layer over the silicon oxide layer. Pattern the blanket silicon oxide layer, the floating gate conductor layer and the substrate in a patterning process with a single floating gate electrode mask forming floating gate electrodes from the floating gate conductor layer and the silicon oxide layer; and simultaneously form trenches in the substrate adjacent to the floating gate electrode and aligned with the floating gate electrodes thereby patterning the active region in the substrate. Form a blanket dielectric layer on the device filling the trenches and planarized with the top surface of the floating gate electrodes. Form an interconductor dielectric layer over the device including the floating gate electrodes. Form a control gate conductor over the interconductor dielectric layer.
REFERENCES:
patent: 5125067 (1992-06-01), Tang et al.
patent: 5217920 (1993-06-01), Mattox et al.
patent: 5376573 (1994-12-01), Richart et al.
patent: 5495441 (1996-02-01), Hong
patent: 5559048 (1996-09-01), Inoue
patent: 5612249 (1997-03-01), Sun et al.
patent: 5661057 (1997-08-01), Fujiwara
patent: 5666311 (1997-09-01), Mori
patent: 5679591 (1997-10-01), Lin et al.
patent: 5723350 (1998-03-01), Fontana et al.
patent: 5731237 (1998-03-01), Sato
Aritome et al. "A 0.67.mu.m.sup.2 Self-Aligned Shallow Trench. Isolation Cell (SA-ST1 Cell) for 3V-only 256 Mbit NAND EEPROMS" IEDM 9461. pp. 3.6.1-3.6.4.
Chen Jong
Jung Lin Chrong
Ackerman Stephen B.
Booth Richard
Jones II Graham S.
Saile George O.
Taiwan Semiconductor Manufacturing Company , Ltd.
LandOfFree
Method of manufacture of self-aligned floating gate, flash memor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacture of self-aligned floating gate, flash memor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacture of self-aligned floating gate, flash memor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1461953