Semiconductor device checking method

Semiconductor device manufacturing: process – With measuring or testing – Electrical characteristic sensed

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438612, 438652, H01L 2166

Patent

active

056656106

ABSTRACT:
A plated layer made of a metal which is hard to oxidize is formed on the surface of a check electrode of a semiconductor chip which is formed on a semiconductor wafer. A bump of a contactor is caused to come in contact with the check electrode on which the plated layer is formed in the direction perpendicular to the semiconductor chip. Then, a voltage is applied to the bump of the contactor to make a check such as burn-in on the semiconductor chip in a lump.

REFERENCES:
patent: 5487999 (1996-01-01), Farnworth
patent: 5508229 (1996-04-01), Baker
patent: 5585282 (1996-12-01), Wood et al.
A. Hino et al., "2-layer Flexible Printing Base, Nitto Giho", vol. 28, No. 2, pp. 57-62, Oct., 1990, with English abstract included and drawings with indications in English.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor device checking method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor device checking method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device checking method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-69361

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.