Pipelined data processor with deterministic signature...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S201000, C324S765010, C714S731000

Reexamination Certificate

active

07627795

ABSTRACT:
A pipelined data processing system includes functional circuitry having a plurality of test points located at predetermined circuit nodes within the functional circuitry, at least one staging storage element associated with a pipeline stage of the data processing system which is coupled to receive test data directly from the plurality of test points, and a multiple input shift register (MISR) coupled to receive test data from the at least one staging storage element and provide a MISR result. In one aspect, the at least on staging storage element has a plurality of staging storage elements wherein each of the plurality of staging storage elements corresponds to a different pipeline stage of the data processing system. In another aspect the MISR result is independent of varying memory access times.

REFERENCES:
patent: 3671940 (1972-06-01), Kronies et al.
patent: 3839705 (1974-10-01), Davis et al.
patent: 4042914 (1977-08-01), Curley et al.
patent: 4513418 (1985-04-01), Bardell et al.
patent: 4679194 (1987-07-01), Peters et al.
patent: 5485467 (1996-01-01), Golnabi
patent: 5617021 (1997-04-01), Goetting et al.
patent: 5672966 (1997-09-01), Palczewski et al.
patent: 5699506 (1997-12-01), Phillips et al.
patent: 5841867 (1998-11-01), Jacobson et al.
patent: 5900757 (1999-05-01), Aggarwal et al.
patent: 6128755 (2000-10-01), Bello et al.
patent: 6311311 (2001-10-01), Swaney et al.
patent: 6393594 (2002-05-01), Anderson et al.
patent: 6438722 (2002-08-01), Bailey et al.
patent: 2002/0129300 (2002-09-01), Floyd et al.
patent: 2002/0178403 (2002-11-01), Floyd et al.
patent: 2004/0216061 (2004-10-01), Floyd et al.
patent: 2006/0282732 (2006-12-01), Kiryu
patent: 2007/0089095 (2007-04-01), Thekkath et al.
patent: 2007/0168736 (2007-07-01), Ottavi et al.
Crouch, Alfred L.; “Scan Testing”(3.1.3) and “Logic Built-in Self-Test” (3.27.3)“Design for Test for Digital IC's and Embedded Core Systems”; 1999; Title page, Publication Data page, 2 pg Contents, pp. 96-168; Prentice Hall; New Jersey, USA.
Lyon, Jose A. et al; “Testability Features of the 68HC16Z1”; International Test Conference 1991; Oct. 26-30, 1991; pp. 122-129 + 2 cover sheets and index; IEEE.
U.S. Appl. No. 11/355,681, filed Feb. 16, 2006.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Pipelined data processor with deterministic signature... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Pipelined data processor with deterministic signature..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pipelined data processor with deterministic signature... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4146001

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.