CMOS transistor using high stress liner layer

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S301000, C438S303000, C438S791000

Reexamination Certificate

active

07429517

ABSTRACT:
A MOS transistor structure comprising a gate dielectric layer (30), a gate electrode (40), and source and drain regions (70) are formed in a semiconductor substrate (10). First second and third dielectric layers (110), (120), and (130) are formed over the MOS transistor structure. The second and third dielectric structures (120), (130) are removed leaving a MOS transistor with a stressed channel region resulting in improved channel mobility characteristics.

REFERENCES:
patent: 6287951 (2001-09-01), Lucas et al.
patent: 2003/0181005 (2003-09-01), Hachimine et al.
patent: 2004/0104405 (2004-06-01), Huang et al.
patent: 2005/0048753 (2005-03-01), Schwan
Wolf et al. “Silicon Processing for the VLSI ERA”, 1986, vol. 1, pp. 191-194.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS transistor using high stress liner layer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS transistor using high stress liner layer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS transistor using high stress liner layer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3990912

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.