Pulsed flop with scan circuitry

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S718000, C714S030000, C714S733000, C714S729000, C716S030000, C327S144000, C326S038000, C326S048000, C326S059000, C326S046000

Reexamination Certificate

active

07373569

ABSTRACT:
In one embodiment, a storage circuit comprises a first passgate having an input coupled to receive a signal representing a data input to the storage circuit and further having an output connected to a storage node in the storage circuit. The storage circuit also comprises a scan latch having an input connected to a scan data input to the storage circuit and further coupled to receive a scan enable input. The scan latch is configured to store the scan data input responsive to an assertion of the scan enable input, and also comprises a second passgate connected to the storage node and having an input coupled to receive the stored scan data. Each of the first passgate and the second passgate are coupled to receive respective pairs of control signals to control opening and closing of the passgates, wherein the scan enable signal controls which of the respective pairs of control signals are pulsed. In this manner, only one of the first passgate and the second passgate is opened in a given clock cycle of a clock signal from which the pulses are generated.

REFERENCES:
patent: 4554664 (1985-11-01), Schultz
patent: 4564772 (1986-01-01), Maley et al.
patent: 4628216 (1986-12-01), Mazumder
patent: 5426380 (1995-06-01), Rogers
patent: 5619511 (1997-04-01), Sugisawa et al.
patent: 5719878 (1998-02-01), Yu et al.
patent: 5784384 (1998-07-01), Maeno
patent: 5996039 (1999-11-01), Lee
patent: 6002284 (1999-12-01), Hill et al.
patent: 6087886 (2000-07-01), Ko
patent: 6346828 (2002-02-01), Rosen et al.
patent: 6348825 (2002-02-01), Galbi et al.
patent: 6629276 (2003-09-01), Hoffman et al.
patent: 6686775 (2004-02-01), Campbell
patent: 6724221 (2004-04-01), Carballo et al.
patent: 6828838 (2004-12-01), Anshumali et al.
patent: 6911845 (2005-06-01), Hossain et al.
patent: 6914453 (2005-07-01), Dhong et al.
patent: 7082560 (2006-07-01), Parulkar et al.
patent: 7245150 (2007-07-01), Goel et al.
patent: 2005/0268191 (2005-12-01), Shin
patent: 2006/0103443 (2006-05-01), Rhee et al.
U.S. Appl. No. 11/304,165, filed Dec. 15, 2005, 23 pages.
U.S. Appl. No. 11/304,855, filed Dec. 15, 2005, 26 pages.
Samuel D. Naffziger, et al., “The Implementation of the Itanium 2 Microprocessor,” IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002, 13 pages.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Pulsed flop with scan circuitry does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Pulsed flop with scan circuitry, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pulsed flop with scan circuitry will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3981954

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.