Manufacturing method of semiconductor device with protection...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S299000, C438S301000

Reexamination Certificate

active

06893926

ABSTRACT:
A withstand voltage against electrostatic discharge of a high voltage MOS transistor is improved. An N−-type drain layer is not formed under an N+-type drain layer, while a P+-type buried layer is formed in a region under the N+-type drain layer. A PN junction of high impurity concentration is formed between the N+-type drain layer and the P+-type buried layer. In other words, a region having low junction breakdown voltage is formed locally. The surge current flows through the PN junction into the silicon substrate before the N−-type drain layer below a gate electrode is thermally damaged. Hence, the ESD withstand voltage is improved.

REFERENCES:
patent: 5397905 (1995-03-01), Otsuki et al.
patent: 6489653 (2002-12-01), Watanabe et al.
patent: 6638827 (2003-10-01), Kikuchi et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Manufacturing method of semiconductor device with protection... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Manufacturing method of semiconductor device with protection..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Manufacturing method of semiconductor device with protection... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3441834

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.