Process to minimize polysilicon gate depletion and dopant...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S288000

Reexamination Certificate

active

06897102

ABSTRACT:
A method of preparing a polysilicon gate to minimize gate depletion and dopant penetration and to increase conductivity is revealed. Several monolayers of atomic are condensed onto a gate dielectric. Polysilicon is deposited onto the calcium and patterned in a standard way. The exposed calcium is then removed by raising the temperature to approximately 600° C. The calcium remaining between the gate dielectric and the polysilicon blocks channeling of dopant to minimize depletion and penetration, increase conductivity, and allow for longer and higher-temperature annealing.

REFERENCES:
patent: 6132492 (2000-10-01), Hultquist et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process to minimize polysilicon gate depletion and dopant... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process to minimize polysilicon gate depletion and dopant..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process to minimize polysilicon gate depletion and dopant... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3393367

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.