Device structure and method for reducing silicide encroachment

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S382000, C257S384000, C257S388000, C257S616000, C257S412000

Reexamination Certificate

active

06777759

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to the field of semiconductor device fabrication, and more specifically to a method and structure for reducing silicide encroachment in an integrated circuit.
2. Discussion of Related Art
Today integrated circuits are made up of literally millions of active and passive devices such as transistors, capacitors, and resistors. In order to improve device performance, low resistance silicide layers are generally formed on electrodes such as gate electrodes and on doped regions such as source/drain regions.
For example,
FIG. 1A
is an illustration of a portion of a complementary metal oxide semiconductor (CMOS) integrated circuit. Integrated circuit
100
includes a PMOS transistor
102
and an NMOS transistor
104
separated by an isolation region
103
. NMOS and PMOS transistor
102
and
104
each include a pair of source/drain regions
106
, a polysilicon gate electrode
107
, and a gate dielectric layer
101
. Insulative sidewall spacers
108
are formed along opposite sidewalls of gate electrode
107
as shown in FIG.
1
A. In order to decrease the resistance of gate electrode
107
and source/drain regions
106
, low resistance silicide is formed on gate electrode
107
and source/drain regions
106
.
One method of forming a low resistance silicide is a self-aligned silicide process known as a SALICIDE process. In such a process, a refractory metal layer
109
, such as titanium, tungsten, cobalt, nickel or palladium, is blanket deposited over the substrate and MOS devices
102
and
104
as shown in FIG.
1
B. The substrate is then heated to cause a reaction between metal layer
109
and exposed silicon surfaces such as source/drain regions
106
and gate electrode
107
to form a low resistance silicide
110
as shown in FIG.
1
C. Locations where no silicon is available for reaction, such as oxide spacers
108
and isolation region
103
, metal layer
109
remains unreacted. Unreacted metal
109
can then be etched away leaving silicide only on source/drain regions
106
and on gate electrode
107
as shown in FIG.
1
D.
A problem with the above described process is that circuits fabricated with the process are vulnerable to short circuits due to silicide encroachment. That is, during the high temperature anneal used to form silicide layer
110
or during subsequent anneal steps, silicide can diffuse or spill over from polysilicon gate electrode
107
and source/drain regions
106
and form an undesired silicide bridge
112
over sidewall spacers
108
and cause shorting of gate electrode
107
to source/drain region
106
. Silicide encroachment is further compounded by silicides, such as nickel silicide (NiSi), which experience silicide volume increases over the combined volume of the consumed silicon and metal layer. For example, the reaction of nickel and silicon creates a nickel silicide/polysilicon gate electrode layer having an approximately 18% volume increase over the silicon electrode shown in FIG.
1
A. As such is shown in
FIG. 1C
to silicide
110
reaches above spacer
108
.
Silicide encroachment can also cause short circuits between source/drain regions of adjacent devices which are separated by planar isolation regions. For example, as also shown in
FIG. 1E
, as isolation regions are made more planar and made more compact (less than 0.4 microns wide), such as with shallow trench isolation (STI), silicide from adjacent transistor source/drain regions
106
can diffuse or spill over isolation region
103
and cause silicide shorts
114
between adjacent devices.
In order to help reduce the potential for silicide shorts between source/drain regions and gate electrodes, polysilicon layer
107
is formed thick, (i.e., greater than 2000 Å), in order to ensure that silicide
110
has a large distance to bridge over spacers
108
. Unfortunately, however, by increasing the thickness of polysilicon gate
107
, the ion implantation technique used to dope gate electrode
107
(typically the source/drain implantation) is unable to drive dopants sufficiently deep into the electrode
107
to provide a uniformly doped low conductivity gate electrode. When the lower portion (portion near gate dielectric layer
101
) of the gate electrode has no or reduced doping, the device has increased gate resistance which detrimentally affects the drive current. This non uniform gate electrode doping is commonly referred to as “polysilicon depletion effects”.
Additionally, in order to prevent silicide encroachment, silicide layer
110
is generally kept thin (i.e., thinner than the thickness of the polysilicon gate electrode). It would be desirable to be able to form silicide layers which are thicker than the polysilicon layer so that lower resistance electrodes can be fabricated and device performance improved.
Thus, what is desired is a device structure and method of fabrication which reduces silicide encroachment as well as poly depletion effects.
SUMMARY OF THE INVENTION
In a first embodiment of the present invention, a semiconductor device having a novel spacer structure and its method of fabrication is described. According to the first embodiment a semiconductor device having an electrode with a first thickness is formed. A silicide layer having a second thickness is formed on the electrode. A sidewall spacer formed adjacent to the electrode and has a height which is greater than the sum of the thickness of the electrode and the thickness of the silicide layer. In another embodiment of the present invention, regions of a device which are to receive silicide are etched below the top surface of isolation regions prior to silicide deposition. In this way silicide regions are formed below the top surface of the isolation regions.


REFERENCES:
patent: 4788160 (1988-11-01), Havemann et al.
patent: 4851257 (1989-07-01), Young et al.
patent: 5089872 (1992-02-01), Ozturk et al.
patent: 5168072 (1992-12-01), Moslehi
patent: 5242847 (1993-09-01), Ozturk et al.
patent: 5314832 (1994-05-01), Deleonibus
patent: 5336903 (1994-08-01), Ozturk et al.
patent: 5338698 (1994-08-01), Subbanna
patent: 5453389 (1995-09-01), Strain et al.
patent: 5571744 (1996-11-01), Demirlioglu et al.
patent: 5618755 (1997-04-01), Ito
patent: 5665646 (1997-09-01), Kitano
patent: 5686331 (1997-11-01), Song
patent: 5702972 (1997-12-01), Tsai et al.
patent: 5707721 (1998-01-01), Jang
patent: 5710450 (1998-01-01), Chau et al.
patent: 5716861 (1998-02-01), Moslehi
patent: 5763932 (1998-06-01), Pan et al.
patent: 5793089 (1998-08-01), Fulford et al.
patent: 5851891 (1998-12-01), Dawson et al.
patent: 6087706 (2000-07-01), Dawson et al.
patent: 6124189 (2000-09-01), Watanabe et al.
patent: 6165826 (2000-12-01), Chau et al.
patent: 05-090517 (1993-04-01), None
Achutharaman, Raman, et al., Selective CVD of Titanium Silicide For Raised Source/Drains, Semiconductor International, Oct. 1996, pp. 149,150 and 152.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Device structure and method for reducing silicide encroachment does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Device structure and method for reducing silicide encroachment, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Device structure and method for reducing silicide encroachment will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3321438

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.