DRAM capacitor and a method of fabricating the same

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S254000, C438S396000, C438S397000, C438S239000, C257S306000, C257S296000

Reexamination Certificate

active

06342419

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to a semiconductor memory process, and more specifically, to a DRAM capacitor and a method of fabricating the same.
BACKGROUND OF THE INVENTION
The computer and the electronic industry demand of increasing its whole speed performance as well as it's cost down for fabricating integrated circuits. As far as a computer is concern, Doubtlessly, the DRAM integrated circuits play a crucial role for a computer is concerned. A great number of DRAM memory cells are usually required, and thus they play a vital factor for determining the I/O speed of the computer. Hence, pursuing the miniaturization of the DRAM device so as to down the cost as well as high-speed performance are almost the ultimate goals.
No matter to miniaturize the device or to pursue the high-speed performance, the DRAM cell's storage capacity is a major factor that needs to be considered. The capacitor is formed with a storage node, a cell plate, and an intervening dielectric layer. Thus the storage capacity could be increased by making the capacitor dielectric thinner, by using an insulator with a larger dielectric constant, or by increasing the area of the capacitor. The first two options are not viable, since capacitor dielectrics thinner than those now being used in DRAM cells will suffer leakage due to Fowler-Nordheim tunneling. The suffering from a higher leakage for using a larger dielectric constant insulator is also reported in some research. Thus, for one-transistor DRAM, a large surface area of the storage node and cell plate are necessary in order to provide high capacitance and therefore optimal performance of the capacitor. However, a large surface area of the storage node and cell plate conflicts with the shrinkage of the feature size of the DRAM.
Balanced against this need is the competing requirement that the capacitor also occupy a minimum of space on the semiconductor substrate on which the capacitor is formed. One manner in which the semiconductor industry has approached minimal space capacitor formation is to form the capacitor at a significant distance above the semiconductor substrate. When so doing, the storage node and the cell plate are typically wrapped around the other, forming what is known as a stacked capacitor.
However, by using a conventional method, the aspect ratio of the contact hole for forming such a stacked capacitor, tends to gradually increase in accordance with the use of three dimensional capacitor structures in the vertical direction. The decrease of the contact-hole diameter and its high aspect ratio impose a large burden on succeeding photolithography steps. If the photolithography is carried out without accurate alignment, the contact hole cannot be formed at a desired site. Also, in the case of a high aspect ratio, it is likely that the etching process of the contact hole will cease before the interlayer insulation film is entirely removed.
A method of forming a contact plug has been proposed to reduce difficulties due to the high aspect ratio of contact holes in storage electrodes. See U.S. Pat. No. 5,332,685, entitled “Method of Manufacturing a DRAM Cell,” to Park et al. Recently, Samsung had proposed using the concept of ‘landing pad’ which has greatly improved the art. See IEDM'94, p635, Kang et al., “Highly Manufacturable Process Technology for Reliable 256 Mbit and 1 Gbit DRAMs.” This method increases several mask steps required for fabrication, thereby increasing process complexity. Another improving method is proposed by Liu et al., in U.S. Pat. No. 5,780,339, entitled “Method for fabricating a semiconductor memory cell in a DRAM.” Liu utilizes an inter plug technique and nitride sidewall spacers 30 to improve deep node contact etching damage and reduce the number of mask steps for typical landing pad processes. Thus, Liu's method allows the manufacture of a semiconductor memory cell that reduces the difficulties due to the high aspect ratio of the contact hole of a storage node. See FIG. 1.
However, to fabricate a DRAM capacitor in Liu's method, two mask layers are still required for forming the storage node contact and storage node. In addition, didn't fully utilize the two dielectric layers 22 and 28, and thus the issue of the topology height still exist for making large area of capacitor.
Consequently, an improved method is needed to overcome the above-discussed problems.
SUMMARY OF THE INVENTION
An object of the invention provides a method for fabricating a DRAM cell. The invention use bit line, nitride cap, nitride spacer and landing pad to avoid the usage of mask layer of storage node contact and to fully utilize space of IPD
1
and IPD
2
. Furthermore, the mask layer of storage node becomes non-critical.
The other object of the invention is to reduce the topographic height for a DRAM cell.
The method comprises following steps: at first, provide a semiconductor upon which words lines, isolation regions, word line spacers, source/drain regions, word line nitride caps are formed. After that, a self-aligned contact method is used to form slim isolation regions on the tops of word lines so as to define the openings for forming landing pads. The landing pads are to use for storage nodes and bit line contact. A first interpoly dielectric (IPD
1
) is then formed on all regions. Then, after bit lines are formed, a nitride cap and a nitride spacer formations are sequentially formed on the tops and the sidewalls of the bit lines.
Subsequently, a second interpoly dielectric layer (IPD
2
) is formed. The IPD
1
and IPD
2
in the invention need to carefully select so that the IDP
2
layer has a substantially higher etching rate than that of IPD
1
in a condition that the etchant is properly chosen. Next, line masks is formed on the IPD
2
to define the storage nodes. Each line mask is properly disposed so that the open space between two line-masks is in width smaller than the landing pad. A dry etching is then performed to expose portions of the landing pads by etching through the IPD
2
and IPD
1
using the line masks, the nitride cap, nitride spacers as masks. After tripping the line masks, an isotropic etching to expand the upper portion of recessed regions is achieved. To achieve the goal, in an embodiment, the IPD
2
is formed of BPSG and the IPD
1
is made of densified TEOS. The ratio of etching rate for IPD
2
(BPSG) to IPD
1
(densified TEOS) is about 100:1 to 300:1 by using an etchant such as an anhydrous vapor HF.
After that, an first in-situ doped (ISD
1
) polysilicon is formed to serve as the capacitor storage node. A photoresist then refill the remnant portions of recessed regions. CMP process is then to planar surface by removing portions of the ISD polysilicon and IPD
2
layer using the nitride cap as a stopping layer. Finally, after the photoresist is stripped, a conformal thinner insulating layer and another ISD polysilicon is sequentially formed on the ISD
1
polysilicon.


REFERENCES:
patent: 5061650 (1991-10-01), Dennison et al.
patent: 5332685 (1994-07-01), Park et al.
patent: 5622883 (1997-04-01), Kim
patent: 5686337 (1997-11-01), Koh et al.
patent: 5780339 (1998-07-01), Liu et al.
patent: 5786250 (1998-07-01), Wu et al.
patent: 5895239 (1999-04-01), Jeng et al.
patent: 5916823 (1999-06-01), Lou et al.
patent: 5994730 (1999-11-01), Shrivastava et al.
patent: 6015734 (2000-01-01), Huang et al.
patent: 6022776 (2000-02-01), Lien et al.
patent: 6037213 (2000-03-01), Shih et al.
patent: 6077743 (2000-06-01), Chen
patent: 6096595 (2000-08-01), Huang
patent: 6100129 (2000-08-01), Tu et al.
patent: 6100138 (2000-08-01), Tu
patent: 6107155 (2000-08-01), Hsiao et al.
patent: 6121082 (2000-09-01), Linliu et al.
patent: 6285053 (2001-09-01), Park
patent: 0 840 371 (1998-06-01), None
(1)H.K. Kang et al., “Highly Manufacturable Process Technology for Reliable 256 Mbit and 1 Gbit DRAMS”, p. 635, IEDM'94.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

DRAM capacitor and a method of fabricating the same does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with DRAM capacitor and a method of fabricating the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and DRAM capacitor and a method of fabricating the same will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2868026

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.