Method of making strained semiconductor transistors having...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S153000, C438S154000, C257SE21001

Reexamination Certificate

active

07396714

ABSTRACT:
A process is provided for making a PFET and an NFET. Areas in a first semiconductor region adjacent to a gate stack are recessed. A lattice-mismatched semiconductor layer is grown in the recesses to apply a strain to the channel region of the PFET adjacent thereto. A layer of the first semiconductor material can be grown over the lattice-mismatched semiconductor layer and a salicide formed from the layer of silicon to provide low-resistance source and drain regions.

REFERENCES:
patent: 6228722 (2001-05-01), Lu
patent: 6417547 (2002-07-01), Kang
patent: 2004/0262683 (2004-12-01), Bohr et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of making strained semiconductor transistors having... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of making strained semiconductor transistors having..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making strained semiconductor transistors having... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2755048

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.