Metal oxide semiconductor transistor with reduced gate...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S149000, C438S479000, C438S517000, C257S345000, C257SE29201

Reexamination Certificate

active

07960229

ABSTRACT:
A metal oxide semiconductor transistor device having a reduced gate height is provided. One embodiment of the device includes a substrate having a layer of semiconductor material, a gate structure overlying the layer of semiconductor material, and source/drain recesses formed in the semiconductor material adjacent to the gate structure, such that remaining semiconductor material is located below the source/drain recesses. The device also includes shallow source/drain implant regions formed in the remaining semiconductor material, and epitaxially grown, in situ doped, semiconductor material in the source/drain recesses.

REFERENCES:
patent: 6787850 (2004-09-01), Pelloie
patent: 2008/0001170 (2008-01-01), Lindert et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Metal oxide semiconductor transistor with reduced gate... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Metal oxide semiconductor transistor with reduced gate..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Metal oxide semiconductor transistor with reduced gate... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2739444

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.