Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
1995-08-21
2001-10-30
Lee, Eddie (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S015000, C257S020000, C257S022000, C257S024000, C257S028000, C257S410000, C257S411000
Reexamination Certificate
active
06310373
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention pertains to the field of thin-film integrated circuit components, and, more specifically, to metal insulator semiconductors (“MIS”) devices. Still more particularly, the MIS devices contain a ferroelectric material as the insulator.
2. Description of the Prior Art
Ferroelectric materials can be used as a gate insulator of metal oxide semiconductor field effect transistor (“MOSFET”) devices. In this application, the spontaneous polarization serves to modulate the gate-channel conduction. The channel conduction state can, for example, be utilized as an indicator of a memory storage state. Silicon substrates are the most commonly used types of substrates for these applications. A problem exists because the ferroelectric polarization phenomenon is greatly reduced or even completely dissipated when the ferroelectric materials are deposited directly on the silicon surface. This reduction in ferroelectric polarization can be observed as the distance between positive and negative direction switching curves on a hysteresis plot of capacitance versus bias voltage. A very small separation between the positive and negative switching curves will indicate a correspondingly small ferroelectric polarization. Conversely, a large separation indicates a correspondingly large polarization.
Metal oxide ferroelectric materials have traditionally required firing or annealing at very high temperatures to provide a lattice structure that is capable of exhibiting ferroelectric polarization. These high firing temperatures induce diffusion of compounds between adjacent thin-film layers. One aspect of this diffusion is thought to be the production of a low dielectric layer that is formed between the ferroelectric material and the silicon substrate. This low dielectric layer acts as a parasitic capacitor and screens the applied electric field by producing a surface charge that reduces the ability of the applied electric field to reach the ferroelectric material. The screening effect reduces the magnitude of polarization obtainable from the ferroelectric material. The parasitic ferroelectric capacitor effect varies with the applied field and, consequently, the amount of screening or effective field-drop across the ferroelectric capacitor varies with the applied field.
Prior attempts at producing MIS devices using a ferroelectric material as the insulator have produced devices having capacitance versus voltage curves that present numerous problems. As indicated above, a primary problem is a reduction in the ferroelectric polarization phenomenon, which may be completely dissipated. Another problem is that the capacitance versus voltage curves rise at a low angle, not a steep one. This low angle indicates switching of the material over a very wide voltage range. The low-angle rise makes it possible to partially switch the polarization state of the ferroelectric material with cumulative effect due to noise. Electronic memories containing low-angle rise ferroelectric materials would, therefore, be subject to noise-induced read errors. Of course, the lack of any polarization at all would make it impossible to use the material in a non-destructive readout MOSFET ferroelectric memory where the polarization state controls the gate current.
SUMMARY OF THE INVENTION
The present invention overcomes the above-identified problems by providing an improved ferroelectric MIS device (“MFS or MFIS device”) that may be used in electronic memories. The improvements include capacitance versus voltage curves having a wide separation based on the polarization state of the ferroelectric material and the switching direction. Additionally, the capacitance versus voltage curves rise steeply to make the MIS device less sensitive to noise.
The MIS device includes a semiconducting substrate having a perovskite-like metal oxide layered superlattice material deposited thereon and an electrode formed above the layered superlattice material. Additionally, a buffer layer is interposed between the layered superlattice material and the semiconducting substrate, and the buffer layer may be capped with a silicon dioxide layer.
Preferred exemplary forms of the invention include the semiconducting substrate being formed of n-doped or p-doped silicon. The layered superlattice material is preferably a room-temperature ferroelectric composition made of strontium bismuth tantalate, strontium bismuth niobate, or strontium bismuth niobium tantalate. Other preferred ferroelectric compositions include those just mentioned in combination with a vanadium or tungsten moiety. The layered superlattice material preferably has a C-axis orientation that can be obtained by drying providing a liquid precursor having a plurality of metal moieties in effective amounts for yielding a layered superlattice material, applying the precursor to a substrate, drying the precursor in the presence of ultraviolet (“UV”) radiation, and annealing the dried precursor.
The device exhibits an extremely high level of ferroelectric capacitance versus voltage behavior. Results indicate that films of thicknesses less than 3000 Å or even 2000 Å have a window of separation between the steeply rising positively and negatively switched capacitance curves exceeding five volts.
Other salient features, objects, and advantages of the present disclosure will be apparent to those skilled in the art upon a reading of the disclosure below and a review of the corresponding drawings.
REFERENCES:
patent: 4707897 (1987-11-01), Rohrer et al.
patent: 5021839 (1991-06-01), Yamazaki
patent: 5241191 (1993-08-01), Agostinelli et al.
patent: 5426075 (1995-06-01), Perino et al.
patent: 5514484 (1996-05-01), Nashimoto
patent: 5519234 (1996-05-01), Paz De Araujo et al.
patent: 5519566 (1996-05-01), Perino et al.
patent: 0 540 993 A1 (1992-10-01), None
patent: 0540933 (1993-05-01), None
patent: WO 91/13465 (1991-09-01), None
patent: WO 93/12542 (1993-06-01), None
patent: WO 94/10084 (1994-05-01), None
Arnett, Ferroelectric FET device, IBM Technical Disclosure Bulletin, vol., 15 No. 9, p. 2825, Feb. 1973.*
IBM Technical Disclosure Bulletin, vol. 15, No. 9, Feb. 1973, p. 2825 XP002018923, P. Arnett: “Ferroelectric FET Device”.
Seventh Internationl Symposium on Integrated Ferrolectrics, vol. 11, No. 1-4, Mar. 20-22, 1995, pp. 145-160, XP000609936, B. M. Melnick, et al . . . : “Characterization Of an N-Cha nnel 1T-1C Nonvolatile Memory Cell Using Ferroelectric srBi2Ta2O9As The Capacitor Dielectric”.
Azuma Masamichi
Paz De Araujo Carlos A.
Eckert II George C.
Lee Eddie
Patton & Boggs LLP
Symetrix Corporation
LandOfFree
Metal insulator semiconductor structure with... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Metal insulator semiconductor structure with..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Metal insulator semiconductor structure with... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2617618