Low-latency two's complement bit-serial multiplier

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 744

Patent

active

048602400

ABSTRACT:
A double precision, low-latency two's complement bit-serial multiplier operates on the fact that after both inputs have been fully read into the multiplier, the calculation has proceeded to such a stage that it may be completed with a single counter. The multiplier comprises a plurality of bit slices and an endcell connected in series. The serial bit streams of the operands are sampled by latches in each of the bit slices, and the sampled bit values are accumulated using (5,3) counters to generate partial sum output signals. The partial sum output signal for the last bit slice is the least significant word of the double precision product. The endcell comprises another (5,3) counter which accumulates propagated sum and carry output signals of the bit slices and generates the most significant word of the double precision product.

REFERENCES:
patent: 4041297 (1977-08-01), Jesse
Chen, I-Ngo and Robert Willoner, "An O(n) Parallel Multiplier with Bit-Sequential Input and Output", IEEE Transactions on Computers, vol. C-28, No. 10, Oct. 1979, pp. 721 to 727.
Cheng, Edmund K., and Carver A. Mead, "A Two's Complement Pipeline Multiplier", IEEE International Conference on Acoustics, Speech, and Signal Processing, Conference Record, pp. 647 to 650, (1976).
Denyer, Peter, and Davis Renshaw, VLSI Signal Processing, A Bit-Serial Approach, Addison-Wesley, (1985).
Jackson, Leland B., James F. Kaiser and Henry S. McDonald, "An Approach to the Implementation of Digital Filters", IEEE Transactions on Audio and Electroacoustics, vol. AU-16, No. 3, Sep. 1968, pp. 413 to 421.
Jain, Rejeev, Francky Catthoor, Jan Vanhoof, Bart J. S. DeLoore, Gert Goossens, Nelson F. Goncalvez, Luc J. M. Claesen, Johan K. J. Van Ginderdeuren, Joos Vandewalle, and Hugo J. De Man, "Custom Design in a VLSI PCM-FDM Transmultiplexer from System Specification to Circuit Layout Using a Computer-Aided Design System", IEEE Journal of Solid State Circuits, vol. SC-21, No. 1, Feb. 1986, pp. 73 to 85.
Jasica, Jeffrey R., Sharbel Noujaim, Richard Hartley, and Michael J. Hartman, "A Bit-Serial Silicon Compiler", Proceedings of the IEEE International Conference on Computer-Aided Design, pp. 91 to 93, (1985).
Lyon, R. F., "Two's Complement Pipeline Multipliers", IEEE Transactions on Communications, vol. COM-12, pp. 418 to 425, (Apr. 1976).
Scanlon, Joseph T., and W. Kent Fuchs, "High Performance Bit-Serial Multiplication", Proceedings of the IEEE International Conference on Computer Design, pp. 114 to 117, (1986).
Strader, Noel R., and V. Thomas Rhyne, "A Canonical Bit-Sequential Multplier", IEEE Transactions on Computers, vol. c-31, No. 8, Aug. 1982, pp. 791 to 795.
Yassa, Fathy F., Jeffrey R. Jasica, Richard I. Hartley, and Sharbel E. Noujaim, "A Silicon Compiler for Digital Signal Processing: Methodology, Implementation and Application", Proceedings of the IEEE, Special Issue on Hardware and Software for Digital Signal Processing, (1986).
Rhyne, T. and Strader, N. R., "A Signed Bit-Sequential Multiplier", IEEE Transactions on Computers, vol. c-35, No. 10, Oct., 1986, pp. 896-901.
Gnanasekaran, R., "On a Bit-Serial Input and Bit-Serial Output Multiplier", IEEE Transactions on Computers, vol. C--32, No. 9, Sep., 1983, pp. 878-880.
Sips, H. J., "Comments on `An O(n) Parallel Multiplier with Bit-Sequential Input and Output`", IEEE Transactions on Computers, vol. C-31, No. 4, Apr., 1982, pp. 325-327.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low-latency two's complement bit-serial multiplier does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low-latency two's complement bit-serial multiplier, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low-latency two's complement bit-serial multiplier will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2420495

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.