Process for fabricating a stacked capacitor

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438397, H01L 218242

Patent

active

057168849

ABSTRACT:
A method for fabricating a capacitor having a fin-shaped electrode on a dynamic random access memory (DRAM) cell having increased capacitance was achieved. The capacitor is fabricated on a silicon substrate having an active device region. The device region contains a metal-oxide-semiconductor field effect transistor (MOSFET), having one capacitor aligned over and contacting the source/drain of the MOSFET in the device region. The capacitor is increased in capacitance by forming a multilayer insulator structure over the storage capacitor area and recessing alternate layers, then using the form as a mold for forming a polysilicon fin-like bottom capacitor electrode. The remaining multilayer mold is removed and a high dielectric constant insulator is deposited on the bottom electrode as the inter-electrode dielectric. The top capacitor electrode is formed by depositing a doped polysilicon layer which also fills the recesses in the bottom electrode forming inter-digitized fin-shaped top and bottom capacitor electrodes and completing a dynamic random access memory (DRAM) cell.

REFERENCES:
patent: 5021357 (1991-06-01), Taguchi
patent: 5053351 (1991-10-01), Fazan et al.
patent: 5071783 (1991-12-01), Taguchi et al.
patent: 5084405 (1992-01-01), Fazan et al.
patent: 5142639 (1992-08-01), Kohyana et al.
patent: 5155657 (1992-10-01), Oehrlein et al.
patent: 5164337 (1992-11-01), Ogawa et al.
patent: 5187548 (1993-02-01), Baek et al.
patent: 5192702 (1993-03-01), Tseng
patent: 5206787 (1993-04-01), Fujioka
patent: 5223729 (1993-06-01), Kudoh
patent: 5240871 (1993-08-01), Doan et al.
patent: 5290726 (1994-03-01), Kim
patent: 5330928 (1994-07-01), Tseng
patent: 5416037 (1995-05-01), Sato et al.
patent: 5460999 (1995-10-01), Hong et al.
"3Dimensional Stacked Capacitor Cell for 16M & 64M DRAMS" International Electron Device Meetings, 1988 pp. 593-595.
Ghandhi "VLSI Fabrication Principles" 1983 pp. 421-430 John Wiley Sons.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for fabricating a stacked capacitor does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for fabricating a stacked capacitor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for fabricating a stacked capacitor will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2076892

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.