Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1997-02-20
1998-02-10
Niebling, John
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438237, 438328, 438173, 438335, 148DIG139, 148140, 257653, 257654, H01L 218238
Patent
active
057168806
ABSTRACT:
A method for forming a diode for use within an integrated circuit, and a diode formed through the method. There is first provided a semiconductor substrate. There is then formed over the semiconductor substrate a dielectric layer. There is then formed upon the dielectric layer a first polysilicon layer, where the first polysilicon layer has a first dopant polarity and a first dopant concentration. There is then formed at least in part overlapping and at least in part in contact with the first polysilicon layer a second polysilicon layer. The second polysilicon layer has a second dopant polarity and a second dopant concentration, where the second dopant polarity is opposite to the first dopant polarity. A first portion of the second polysilicon layer overlapping and in contact within a first portion of the first polysilicon layer forms a junction diode. The method and the diode formed through the method are compatible with complementary metal oxide semiconductor (CMOS) integrated circuit fabrication methods and bipolar complementary metal oxide semiconductor (BiCMOS) integrated circuit fabrication methods.
REFERENCES:
patent: 4760434 (1988-07-01), Tsuzuki et al.
patent: 4835111 (1989-05-01), Wright et al.
patent: 4920513 (1990-04-01), Takeshita et al.
patent: 5272097 (1993-12-01), Shiota
patent: 5355014 (1994-10-01), Rao et al.
patent: 5374569 (1994-12-01), Yilmaz et al.
patent: 5466622 (1995-11-01), Cappelleti
patent: 5471087 (1995-11-01), Buerger, Jr.
patent: 5478764 (1995-12-01), Inoue
Ackerman Stephen B.
Chartered Semiconductor Manufacturing Pte Ltd.
Niebling John
Pham Long
Saile George O.
LandOfFree
Method for forming vertical polysilicon diode compatible with CM does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for forming vertical polysilicon diode compatible with CM, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming vertical polysilicon diode compatible with CM will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2076874