Wafer trench article and process

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Total dielectric isolation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S406000, C438S437000

Reexamination Certificate

active

06551897

ABSTRACT:

BACKGROUND
This invention relates generally to semiconductor wafer processing and, in particular, to processes that form trenches in wafers while reducing device stress and defects.
Isolation trenches are common features in integrated circuits. Trenches surround devices and isolate one device from another. Bonded wafers, especially bonded wafers made in accordance with U.S. Pat. No. 5,387,555 assigned to the same assignee as this invention, provide a bond oxide layer between a device substrate and a handle substrate. Trenches extend from the surface of the device substrate down to the bond oxide. The trench side walls and floors are then covered with one or more insulating materials. The trenches are filled with a conformal material, typically polysilicon. However, excess insulating material accumulates at the top corners of the trenches and interferes with the filling process. As a result, trenches have voids that extend to the tops of the trenches.
It is common to oxidize exposed surfaces of the device substrate or exposed surfaces of a polysilicon layer in order to convert the device silicon or the polysilicon into silicon dioxide and thereby form a region of isolating material. During a thermal oxidation process, each atom of silicon is joined by two atoms of oxygen. The corner regions at the top of a trench lined with thermal oxide come under stress. Those corner regions increase in volume and the increased volume creates stress in adjacent device area. The stress can result in device defects.
Accordingly, there is an unmet need for an improved process that provides isolation trenches in an integrated circuit without generating stress and device defects. In particular, there is an unmet need for an improved process that reduces device stress and device defects.
SUMMARY
The invention includes a new integrated circuit and a new method of manufacturing the integrated circuit. The integrated circuit has two or more device regions in a device substrate of semiconductor material, typically monocrystalline silicon. The device substrate may be either a single wafer of silicon or the device substrate of a bonded wafer. A bonded wafer may include a handle substrate of suitable material, also typically silicon. The handle substrate is bonded to the device substrate using an oxide bonding process that provides an oxide bonding layer of silicon dioxide on the bottom of the device substrate. The device substrate is separated into device regions by isolation trenches. Each isolation trench has a floor and sidewalls spaced from each other. The trench sidewalls extend into the device substrate. The sidewalls in a bonded wafer extend to the bonding oxide layer.
The isolation trenches are formed by masking the device substrate and removing device silicon from unmasked regions to form trenches. Each trench has a floor and sidewalls spaced from each other. A nominally conformal layer of insulating material, typically silicon dioxide, is formed on the sidewalls and the floor. The insulating material tends to increase in thickness at the upper corner openings of the trench to produce dogbone structure. The dogbone structures are removed by a plasma anisotropic etch. A semiconductor material (polysilicon) is deposited on the device substrate to fill the trenches. With the dogbone structure removed, any voids that form in the filling material are small and are spaced from the top of the trench. The filling material is planarized to the surface of the device substrate. Then the device substrate is covered with a pad oxide layer and a silicon nitride layer. The pad oxide layer may be deposited or thermally grown. The oxide and silicon nitride layers are selectively removed from regions between trenches and remain over the trenches during further thermal oxidations. The oxide and silicon nitride layers prevent the growth of thermal oxides in the trench filling voids and at the tops of the trenches adjacent to the sidewalls. After thermal oxidations are substantially completed (e.g. no further oxidations greater than 500 Å) the nitride mask over the trenches may be removed.


REFERENCES:
patent: 4532701 (1985-08-01), Kameyama et al.
patent: 4900692 (1990-02-01), Robinson
patent: 4984039 (1991-01-01), Douglas
patent: 5084408 (1992-01-01), Baba et al.
patent: 5116779 (1992-05-01), Guchi
patent: 5182221 (1993-01-01), Sato
patent: 5217919 (1993-06-01), Gaul et al.
patent: 5448102 (1995-09-01), Gaul et al.
patent: 5581110 (1996-12-01), Razouk et al.
patent: 5700712 (1997-12-01), Schwalke
patent: 5712205 (1998-01-01), Park et al.
patent: 5719085 (1998-02-01), Moon et al.
patent: 5721448 (1998-02-01), Hauf et al.
patent: 5872058 (1999-02-01), Van Cleemput et al.
patent: 5895255 (1999-04-01), Tsuchiaki
patent: 6030881 (2000-02-01), Papasouliotis et al.
patent: 6-196653 (1994-07-01), None
patent: 2000306992 (2000-11-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Wafer trench article and process does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Wafer trench article and process, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Wafer trench article and process will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3060393

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.