Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation
Reexamination Certificate
1999-11-03
2001-05-01
Booth, Richard (Department: 2812)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
Insulated gate formation
C438S947000
Reexamination Certificate
active
06225201
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to integrated circuit fabrication and, more particularly, to forming a transistor having an ultra short channel length dictated by the width of a sidewall spacer which either embodies a gate conductor for the transistor or is used to pattern an underlying gate conductor.
2. Description of the Related Art
Fabrication of a MOSFET device is well known. Generally speaking, MOSFETs are manufactured by placing an undoped polycrystalline silicon (“polysilicon”) material over a relatively thin gate oxide arranged above a semiconductor substrate. The polysilicon material and the gate oxide are patterned to form a gate conductor with source/drain regions (i.e., junctions) adjacent to and on opposite sides of the gate conductor within the substrate. The gate conductor and source/drain regions are then implanted with an impurity dopant. If the dopant species employed for forming the source/drain regions is n-type, then the resulting MOSFET is an NMOSFET (n-channel) transistor device. Conversely, if the source/drain dopant species is p-type, then the resulting MOSFET is a PMOSFET (p-channel) transistor device. Integrated circuits utilize either n-channel devices exclusively, p-channel devices exclusively, or a combination of both on a single monolithic substrate.
Because of the increased desire to build faster and more complex integrated circuits, it has become necessary to reduce the transistor threshold voltage, V
T
. Several factors contribute to V
T
, one of which is the effective channel length (“Leff”) of the transistor. The initial distance between the source-side junction and the drain-side junction of a transistor is often referred to as the physical channel length. However, after implantation and subsequent diffusion of the junctions, the actual distance between junctions becomes less than the physical channel length and is often referred to as the effective channel length. In VLSI designs, as the physical channel length decreases, so too must the Leff. Decreasing Leff reduces the distance between the depletion regions associated with the source and drain of a transistor. As a result, less gate charge is required to invert the channel of a transistor having a shorter Leff. Accordingly, reducing the physical channel length, and hence the Leff, can lead to a reduction in the threshold voltage of a transistor. Consequently, the switching speed of the logic gates of an integrated circuit employing transistors with reduced Leff is faster, allowing the integrated circuit to quickly transition between logic states (i.e., operate at high frequencies).
Unfortunately, minimizing the physical channel length of a transistor is somewhat limited by conventional techniques used to define the gate conductor of the transistor. As mentioned earlier, the gate conductor is typically formed from a polysilicon material. A technique known as lithography is used to pattern a photosensitive film (i.e., photoresist) above the polysilicon material. An optical image is transferred to the photoresist by projecting a form of radiation, typically ultraviolet light, through the transparent portions of a mask plate. The solubility of photoresist regions exposed to the radiation is altered by a photochemical reaction. The photoresist is washed with a solvent that preferentially removes resist areas of higher solubility. Those exposed portions of the polysilicon material not protected by photoresist are etched away, defining the geometric shape of a polysilicon gate conductor.
The lateral width (i.e., the distance between opposed sidewall surfaces) of the gate conductor which dictates the physical channel length of a transistor is thus defined by the lateral width of an overlying photoresist layer. The minimum lateral dimension that can be achieved for a patterned photoresist layer is unfortunately limited by, inter alia, the resolution of the optical system (i.e., aligner or printer) used to project the image onto the photoresist. The term “resolution” describes the ability of an optical system to distinguish closely spaced objects. Diffraction effects may undesirably occur as the radiation passes through slit-like transparent regions of the mask plate, scattering the radiation and therefore adversely affecting the resolution of the optical system. As such, the features patterned upon a masking plate may be skewed, enlarged, shortened, or otherwise incorrectly printed onto the photoresist.
In most core logic areas of an integrated circuit there are numerous logic gates, e.g., NAND and NOR gates, and interconnection between those gates. While reducing the Leff of each gate conductor within a logic gate increases the operational frequency and the integration density of an integrated circuit, other factors must also be manipulated to maximize circuit complexity and speed. For example, the spacing between series-connected transistors within a multiple-input logic gate must be decreased to provide for high packing density and high-speed operation of the logic gate. Unfortunately, the spacing between the gate conductors is mandated by the minimum definable dimension of lithography. The geometric shape of the gate conductors is generally defined by lithographically patterning photoresist over regions of a gate conductor material to be retained for the gate conductors. The minimum distance between portions of the photoresist patterned over the gate conductor material is limited by the constraints of lithography. Therefore, the lateral width of each region of the gate conductor material etched to form the gate conductors cannot be reduced below, e.g., 0.2 micron. As such, the minimum spacing between gate conductors within a logic gate is sacrificed by the conventional procedure of using lithography to pattern the gate conductors.
It would therefore be desirable to develop a transistor fabrication technique in which the channel length of the transistor is reduced to provide for high frequency operation of an integrated circuit employing the transistor. More specifically, a process is needed in which the channel length is no longer dictated by the resolution of a lithography optical aligner. The lateral width of a gate conductor which defines the channel length of a transistor must no longer be determined by an image printed onto photoresist Otherwise, the image could be altered during optical lithography, resulting in the dimensions of the gate conductor being altered from design specifications. A process which avoids the limitations of lithographic exposure used for defining opposed sidewall surfaces (i.e., boundaries) of conventional gate conductors would beneficially allow the channel length, and hence the Leff, of a transistor to be scaled to a smaller size. Minimizing the Leff of a transistor would advantageously increase the speed at which the logic gates of a transistor switch between its on and off states. It would also be of benefit to develop a method for forming a transistor in which the spacing between the gate conductors of a logic gate is no longer limited by the minimum definable dimension of lithography. Such a method would afford high-speed operation and increased integration density of an integrated circuit.
SUMMARY OF THE INVENTION
The problems outlined above are in large part solved by the technique hereof for fabricating a transistor in which the channel length is controlled by the lateral thickness of a sidewall spacer. In one embodiment, sidewall spacers embody the gate conductors of a pair of series-connected transistors. The sidewall spacers are formed upon and extending laterally from the opposed sidewall surfaces of a sacrificial material. The sidewall surfaces of the sacrificial material are defined by depositing the sacrificial material into an opening interposed laterally between vertically extending sidewalls which bound a gate dielectric. Vertically extending sidewall surfaces encompassing the sacrificial material are thus formed at the junction between the gate dielectric and the sacrificial material. An upper por
Cheek Jon D.
Gardner Mark I.
Spikes, Jr. Thomas E.
Wristers Derrick J.
Advanced Micro Devices , Inc.
Booth Richard
Conley Rose & Tayon
Daffer Kevin L.
LandOfFree
Ultra short transistor channel length dictated by the width... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Ultra short transistor channel length dictated by the width..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Ultra short transistor channel length dictated by the width... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2520530