Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Of specified configuration
Reexamination Certificate
2005-06-21
2005-06-21
Thai, Luan (Department: 2829)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Of specified configuration
C257S760000
Reexamination Certificate
active
06909195
ABSTRACT:
The present inventions is a method of trench formation within a dielectric layer, comprising, first, etching a via within the dielectric layer. After the via is etched, an organic plug is used to fill a portion of the via. After the desired amount of organic plug has been etched from the via, a trench is etched with a first gas mixture to a first depth, and a second gas mixture is used to further etch the trench to the final desired trench depth. Preferably, the method is used for low-k dielectrics that do not have an intermediate etch stop layer. Additionally, it is preferable that the first gas mixture is a polymeric gas mixture and the second gas mixture is a non-polymeric gas mixture. As a result of using this method, an interconnect structure for a low-k dielectric without an intermediate etch stop layer having a trench with trench edges that are substantially orthogonal and a via with via edges that are substantially orthogonal is generated.
REFERENCES:
patent: 6603204 (2003-08-01), Gates et al.
patent: 2003/0077897 (2003-04-01), Tsai et al.
Cirigliano Peter
Kang Sean
Lassig Steve
Li SiYi
Pirkle David R.
IP Strategy Group, P.C.
Lam Research Corporation
LandOfFree
Trench etch process for low-k dielectrics does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Trench etch process for low-k dielectrics, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Trench etch process for low-k dielectrics will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3493702